# **OKI** Semiconductor

# MSM7705-01/02/03

Previous version: Nov. 1996

This version: Aug. 1998

4ch Single Rail CODEC

### **GENERAL DESCRIPTION**

The MSM7705-01/02/03 are four-channel CODEC CMOS ICs for voice signals ranging from 300 to 3400 Hz. These devices contain filters for A/D and D/A conversion.

Designed especially for a single-power supply and low-power applications, these devices contain four-channel A/D and D/A converters in a single chip and achieve a reduced footprint and a reduced number of external components.

The MSM7705-01/02/03 are best suited for digital telephone terminals, digital PABXs, and pushbutton phones.

#### **FEATURES**

• Single power supply: +5 V

• Power consumption

Operating mode: 70 mW Typ. 140 mW Max. Power-saving mode: 14 mW Typ. 32 mW Max. Power-down mode: 0.05 mW Typ. 0.3 mW Max.

Conforms to ITU-T Companding law

MSM7705-01:  $\mu$ /A-law pin-selectable

MSM7705-02: μ-law MSM7705-03: A-law

- Built-in PLL eliminates a master clock
- The PCM interface can be switched between 4 channel serial/parallel
- Transmission clock: 64/128/256/512/1024/2048 kHz

96/192/384/768/1536/1544 kHz

(During 4 channel serial mode, the 64, 96, 128, and 192 kHz clocks are

disabled)

- Transmit gain adjustable for each channel
- Built-in reference voltage supply
- Analog output can directly drive a 600  $\Omega$  line transformer
- Package:

44-pin plastic QFP (QFP44-P-910-0.80-2K) (Product name: MSM7705-01GS-2K)

(Product name: MSM7705-02GS-2K) (Product name: MSM7705-03GS-2K)



Schareggstrasse 3, CH-5506 Mägenwil Tel. +41 62 896 00 48, Fax. +41 62 896 25 80 info@admatec.ch, www.admatec.ch



### **BLOCK DIAGRAM**





# **PIN CONFIGURATION (TOP VIEW)**



NC: No connect pin
44-Pin Plastic QFP

 $\ensuremath{V_{DD}}\xspace, DG\xspace,$  and AG have two pins each. Each of these pairs are internally connected with each other.

<sup>\*</sup> The ALAW pin is only supported by MSM7705-01GS-2K.



### PIN AND FUNCTIONAL DESCRIPTIONS

### AIN1, AIN2, AIN3, AIN4, GSX1, GSX2, GSX3, GSX4

AIN1, AIN2, AIN3, and AIN4 are the transmit analog inputs for channels 1, 2, 3 and 4 respectively.

GSX1, GSX2, GSX3, and GSX4 are the transmit level adjustments for channels 1, 2, 3 and 4 respectively.

AIN1, AIN2, AIN3, and AIN4 are connected to the inverting inputs for the op-amps. GSX1, GSX2, GSX3, and GSX4 are connected to the outputs for the op-amps. They are used to adjust levels as shown below, and are connected to the outputs of the op-amps.

During power saving mode and power down mode, the GSX1, GSX2, GSX3, and GSX4 outputs are at 0 V.

When these pins are not used, connect AIN1 to GSX1, AIN2 to GSX2, AIN3 to GSX3, and AIN4 to GSX4.



### AOUT1, AOUT2, AOUT3, AOUT4

AOUT1, AOUT2, AOUT3, and AOUT4 are the receive filter outputs for channels 1, 2, 3, and 4 respectively.

When the digital signal of +3 dBm0 is input to DIN1, DIN2, DIN3, and DIN4, the output signal has an amplitude of 3.4  $V_{PP}$  above and below the signal ground voltage (SG : 1/2  $V_{DD}$ ). The output can drive a load of 600  $\Omega$  or more.

During power saving or power down mode, these outputs are at the voltage level of SG with a high impedance.



### DIN1, DIN2, DIN3

PCM signal inputs for channels 1, 2, and 3 when the parallel mode is selected.

D/A conversion is performed by the serial PCM signals to these pins, the RSYNC signals synchronous with the serial PCM signals, and the BCLK signal. Then the analog signals are output from AOUT1, AOUT2, and AOUT3 pins, respectively.

The data rate of the PCM signal is equal to the frequency of the BCLK signal.

The PCM signal is shifted at the falling edge of the BCLK signal and latched into the internal register when shifted by eight bits.

The start of the PCM data (MSD) is identified at the rising edge of RSYNC.

When the serial mode is selected, this pin is not used and should be connected to GND (0 V).

#### DIN<sub>4</sub>

PCM signal input for channel 4 when the parallel mode is selected.

D/A conversion is performed by the serial PCM signal to this pin, the RSYNC signal synchronous with the serial PCM signal, and the BCLK signal. Then the analog signal is output from AOUT4 pin.

The data rate of the PCM signal is equal to the frequency of the BCLK signal.

The PCM signal is shifted at the falling edge of the BCLK signal and latched into the internal register when shifted by eight bits.

The start of the PCM data (MSD) is identified at the rising edge of RSYNC.

When the serial mode is selected, this pin is used for the 4ch multiplexed PCM signal input.

#### **BCLK**

Shift clock signal input for DIN1, DIN2, DIN3, DIN4, DOUT1, DOUT2, DOUT3, and DOUT4. The frequency is equal to the data rate. Setting this signal to logic "1" or "0" drives both transmit and receive circuits to the power saving state.

### **RSYNC**

Receive synchronizing signal input.

Eight bits of PCM data required are selected from a series of PCM signal to the DIN1, DIN2, DIN3, and DIN4 pins by the receive synchronizing signal.

All timing signals in the receive section are synchronized by this synchronizing signal. This signal must be synchronized in phase with the BCLK (generated from the same clock source as BCLK). The frequency should be  $8~\rm kHz\,\pm50$  ppm to guarantee the AC characteristics which are mainly the frequency characteristics of the receive section.

However, this device operates in the range of  $6\,\mathrm{kHz}$  to  $10\,\mathrm{kHz}$  unless the frequency characteristics of the system used are strictly specified, but the electrical characteristics specified in the data sheet are not guaranteed.



#### **XSYNC**

Transmit synchronizing signal input.

PCM output signal from the DOUT1, DOUT2, DOUT3, and DOUT4 pins is output in synchronization with this transmit synchronizing signal. This synchronizing signal triggers the PLL and synchronizes all timing signals of the transmit section.

This synchronizing signal must be synchronized in phase with BCLK.

The frequency should be  $8 \text{ kHz} \pm 50 \text{ ppm}$  to guarantee the AC characteristics which are mainly the frequency characteristics of the transmit section.

However, this device can be operated in the range of 6 kHz to 10 kHz unless the frequency characteristics of the system used are strictly specified, but the electrical characteristics are not guaranteed.

Setting this signal to logic "1" or "0" drives both transmit and receive circuits to power saving state.

#### DOUT1

PCM signal output of channel 1 when the parallel mode is selected.

The PCM output signal is output from MSD in a sequential order, synchronizing with the rising edge of the BCLK signal.

MSD may be output at the rising edge of the XSYNC signal, based on the timing between BCLK and XSYNC.

This pin is in a high impedance state except during 8-bit PCM output. It is also in a high impedance state during power-saving state or power-down state.

When the serial mode is selected, this pin is configured to be the output of serial multiplexed 4ch PCM signal.

A pull-up resistor must be connected to this pin because it is an open drain output.

This device is compatible with the ITU-T recommendation on coding law and output coding format.

The MSM7705-03 (A-law) outputs the character signal, inverting the even bits.

| In most/Outmost I assal | PCMIN/             | PCMOUT             |
|-------------------------|--------------------|--------------------|
| Input/Output Level      | MSM7705-02 (μ-law) | MSM7705-03 (A-law) |
|                         | MSD                | MSD                |
| +Full scale             | 1 0 0 0 0 0 0 0    | 1 0 1 0 1 0 1 0    |
| +0                      | 1 1 1 1 1 1 1 1    | 1 1 0 1 0 1 0 1    |
| -0                      | 0 1 1 1 1 1 1 1    | 0 1 0 1 0 1 0 1    |
| –Full scale             | 0 0 0 0 0 0 0 0    | 0 0 1 0 1 0 1 0    |



### DOUT2, DOUT3, DOUT4

PCM signal outputs for channels 2, 3, and 4 when parallel mode is selected.

The PCM output signal is output from MSD in a sequential order, synchronizing with the rising edge of the BCLK signal.

MSD may be output at the rising edge of the XSYNC signal, based on the timing between BCLK and XSYNC.

This pin is in a high impedance state except during 8-bit PCM output. It is also in a high impedance state during power-saving state or power-down state.

When the serial mode is selected, this pin is unconnected.

A pull-up resistor must be connected to each of these pins because it is an open drain output. This device is compatible with the ITU-T recommendation on coding law and output coding format.

The MSM7705-03 (A-law) outputs the character signal inverting the even bits.

#### **CHPS**

Control signal input for the mode selection of PCM input and output.

When this signal is at a logic "1" level, the PCM input and output are in parallel mode. The PCM data of CH1, CH2, CH3, and CH4 is input to DIN1, DIN2, DIN3, and DIN4 outputs from DOUT1, DOUT2, DOUT3, and DOUT4 with the same timing.

When this signal is at logic "0" level, the PCM input and output are in serial mode. The PCM data of CH1 to CH4 is input from DIN4 and output from DOUT1 as time division multiplexed data.

#### **PDN**

Power down control signal.

When PDN is at a logic "0" level, both transmit and receive circuits are in power down state.

### $V_{DD}$

Power supply for +5 V.

A power supply for an analog circuit in the system to which the device is applied should be used. A bypass capacitor of  $0.1\,\mu\text{F}$  to  $1\,\mu\text{F}$  with excellent high-frequency characteristics and a capacitor of  $10\,\mu\text{F}$  to  $20\,\mu\text{F}$  should be connected between this pin and the AG pin if needed.

#### AG

Analog signal ground.

#### DG

Ground for digital signal circuits.

This ground is separate from the analog signal ground. The DG pin must be connected to the AG pin on the printed circuit board to make a common analog ground.



### **SGC**

Used to generate the signal ground voltage level by connecting a bypass capacitor. Connect a  $0.1\,\mu F$  capacitor with excellent high frequency characteristics between the AG pin and the SGC pin.

### **ALAW**

Control signal input of the companding law selection.

Only the MSM7705-01GS-2K has this pin. The CODEC will operate in the  $\mu$ -law when this pin is at a logic "0" level and will operate in the A-law when this pin is at a logic "1" level. The CODEC operates in the  $\mu$ -law if the pin is left open, since this pin is internally pulled down.



# **ABSOLUTE MAXIMUM RATINGS**

| Parameter             | Symbol           | Condition | Rating                        | Unit |
|-----------------------|------------------|-----------|-------------------------------|------|
| Power Supply Voltage  | V <sub>DD</sub>  | _         | 0 to 7.0                      | V    |
| Analog Input Voltage  | V <sub>AIN</sub> | _         | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| Digital Input Voltage | V <sub>DIN</sub> | _         | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| Storage Temperature   | T <sub>STG</sub> | _         | −55 to +150                   | °C   |

# **RECOMMENDED OPERATING CONDITIONS**

| Parameter                        | Symbol           | Condition                      |                   | Min.                    | Тур.        | Max.                    | Unit     |
|----------------------------------|------------------|--------------------------------|-------------------|-------------------------|-------------|-------------------------|----------|
| Power Supply Voltage             | V <sub>DD</sub>  | Voltage must                   | be fixed          | 4.75                    | 5.0         | 5.25                    | ٧        |
| Operating Temperature            | Ta               |                                | _                 | -30                     | +25         | +85                     | °C       |
| Analog Input Voltage             | V <sub>AIN</sub> | Gain = 1                       |                   | _                       | _           | 3.4                     | $V_{PP}$ |
| High Level Input Voltage         | V <sub>IH</sub>  | XSYNC, RSY                     | NC, BCLK, DIN1,   | 2.2                     | _           | V <sub>DD</sub>         | V        |
| Low Level Input Voltage          | V <sub>IL</sub>  | CHPS, ALAW                     | , ,               | 0                       | _           | 0.8                     | V        |
|                                  |                  | BCLK = (Whe                    | n in 4ch serial   | 64, 128, 2              | 256, 512, 1 | 024,                    |          |
| Clock Frequency                  | F <sub>C</sub>   | mode, 64, 96                   | , 128, 192 kHz    | 2048, 96,               | 192, 384,   | 768,                    | kHz      |
|                                  |                  | are not used)                  |                   | 1536, 1544              |             |                         |          |
| Sync Pulse Frequency             | F <sub>S</sub>   | XSYNC, RSY                     | NC                | 6.0                     | 8.0         | 10.0                    | kHz      |
| Clock Duty Ratio                 | Dc               | BCLK                           |                   | 40                      | 50          | 60                      | %        |
| Digital Input Rise Time          | t <sub>lr</sub>  | XSYNC, RSYNC, BCLK, DIN1,      |                   | _                       | _           | 50                      | ns       |
| Digital Input Fall Time          | t <sub>lf</sub>  | DIN2, DIN3, D                  | IN4, PDN, CHPS    | _                       | _           | 50                      | ns       |
| Transmit Cuns Dules Catting Time | t <sub>XS</sub>  | BCLK→XSYNC, See Fig. 1         |                   | 100                     | _           | _                       | ns       |
| Transmit Sync Pulse Setting Time | t <sub>SX</sub>  | XSYNC→BCLK, See Fig. 1         |                   | 100                     | _           | _                       | ns       |
| Pagaiva Cyna Bulae Catting Time  | t <sub>RS</sub>  | BCLK→RSYNC, See Fig. 1         |                   | 100                     | _           | _                       | ns       |
| Receive Sync Pulse Setting Time  | t <sub>SR</sub>  | RSYNC→BCI                      | LK, See Fig. 1    | 100                     |             | _                       | ns       |
| Sync Pulse Width                 | t <sub>WS</sub>  | XSYNC, RSY                     | NC                | 1 BCLK                  | _           | 100                     | μs       |
| DIN Setup Time                   | t <sub>DS</sub>  | DIN1, DIN2, I                  | DIN3, DIN4        | 100                     | _           | _                       | ns       |
| DIN Hold Time                    | t <sub>DH</sub>  | DIN1, DIN2, I                  | DIN3, DIN4        | 100                     | _           | _                       | ns       |
| Digital Output Load              | R <sub>DL</sub>  | DOUT1, DOUT2,                  | Pull-up resistor  | 0.5                     | _           | _                       | kΩ       |
| Digital Output Load              | C <sub>DL</sub>  | DOUT3, DOUT4                   | _                 | _                       | _           | 100                     | pF       |
| Analog Input Allowable DC Offset | V                | Transmit gair                  | n stage, Gain = 1 | V <sub>DD</sub> /2 –100 |             | V <sub>DD</sub> /2 +100 | mV       |
| Analog Input Allowable DC Offset | V <sub>off</sub> | Transmit gain stage, Gain = 10 |                   | V <sub>DD</sub> /2 –10  | _           | V <sub>DD</sub> /2 +10  | mV       |
| Allowable Jitter Width           | _                | XSYNC, RSY                     | NC                | _                       | _           | 500                     | ns       |



### **ELECTRICAL CHARACTERISTICS**

# **DC** and Digital Interface Characteristics

 $(V_{DD} = +5 \text{ V } \pm 5\%, \text{ Ta} = -30^{\circ}\text{C to } +85^{\circ}\text{C})$ 

| Parameter                        | Symbol           | Condition                                      | Min. | Тур. | Max.     | Unit |
|----------------------------------|------------------|------------------------------------------------|------|------|----------|------|
|                                  | I <sub>DD1</sub> | Operating mode, No signal                      | _    | 14.0 | 28.0     | mA   |
| Power Supply Current             | I <sub>DD2</sub> | Power-save mode, PDN = 1,<br>XSYNC or BCLK OFF | _    | 2.6  | 6.0      | mA   |
|                                  | I <sub>DD3</sub> | Power-down mode, PDN = 0<br>BCLK OFF           | _    | 0.01 | 0.05     | mA   |
| High Level Input Voltage         | V <sub>IH</sub>  | _                                              | 2.2  | _    | $V_{DD}$ | V    |
| Low Level Input Voltage          | V <sub>IL</sub>  | _                                              | 0.0  | _    | 0.8      | V    |
| High Level Input Leakage Current | l <sub>IH</sub>  | _                                              | _    | _    | 2.0      | μА   |
| Low Level Input Leakage Current  | I <sub>IL</sub>  | _                                              | _    | _    | 0.5      | μΑ   |
| Digital Output Low Voltage       | V <sub>OL</sub>  | Pull-up resistor $> 500 \Omega$                | 0.0  | 0.2  | 0.4      | V    |
| Digital Output Leakage Current   | I <sub>0</sub>   | _                                              | _    | _    | 10       | μА   |
| Input Capacitance                | C <sub>IN</sub>  | _                                              | _    | 5    | _        | pF   |

# **Transmit Analog Interface Characteristics**

 $(V_{DD} = +5 \text{ V} \pm 5\%, \text{ Ta} = -30^{\circ}\text{C to} +85^{\circ}\text{C})$ 

|                         |                  |                     | `     | . 00 | , ,  |      | ,    |
|-------------------------|------------------|---------------------|-------|------|------|------|------|
| Parameter               | Symbol           | Conditio            | n     | Min. | Тур. | Max. | Unit |
| Input Resistance        | R <sub>INX</sub> | AIN1, AIN2, AIN3, A | 10    | _    | _    | MΩ   |      |
| Output Load Resistance  | R <sub>LGX</sub> | GSX1, GSX2, GSX3    | 20    | _    | _    | kΩ   |      |
| Output Load Capacitance | C <sub>LGX</sub> | with respect to SG  |       | _    | _    | 30   | pF   |
| Output Amplitude        | V <sub>OGX</sub> |                     |       | -1.7 | _    | +1.7 | V    |
| Offset Voltage          | Vosgx            | Gai                 | n = 1 | -20  | _    | +20  | mV   |

# **Receive Analog Interface Characteristics**

 $(V_{DD} = +5 \text{ V } \pm 5\%, \text{ Ta} = -30^{\circ}\text{C to } +85^{\circ}\text{C})$ 

|                         |                   |                |                                                 | (100 .01 | =0 /0, | 00 0 10 | ,    |
|-------------------------|-------------------|----------------|-------------------------------------------------|----------|--------|---------|------|
| Parameter               | Symbol            |                | Condition                                       |          | Тур.   | Max.    | Unit |
| Output Load Resistance  | R <sub>LAO</sub>  | AOUT1          | Each output;<br>with respect to SG              | 0.6      | _      | _       | kΩ   |
| Output Load Capacitance | C <sub>LAO</sub>  | AOUT2          | _                                               | _        | _      | 50      | pF   |
| Output Amplitude        | V <sub>0A0</sub>  | AOUT3<br>AOUT4 | $R_L = 0.6 \text{ k}\Omega;$ with respect to SG | -1.7     | _      | +1.7    | V    |
| Offset Voltage          | V <sub>OSAO</sub> |                | _                                               | -100     | _      | +100    | mV   |



# **AC Characteristics**

 $(V_{DD} = +5 \text{ V } \pm 5\%, \text{ Ta} = -30^{\circ}\text{C to } +85^{\circ}\text{C})$ 

| (VDD = +3 V ±3%, 1a = -30 C t0 +63  |         |               |                 |           |       |           |       | +00 0) |   |  |
|-------------------------------------|---------|---------------|-----------------|-----------|-------|-----------|-------|--------|---|--|
| Parameter                           | Symbol  | Freq.<br>(Hz) | Level<br>(dBm0) | Condition | Min.  | Тур.      | Max.  | Unit   |   |  |
|                                     | Loss T1 | 60            |                 |           | 60    |           | 20    | 26     | _ |  |
|                                     | Loss T2 | 300           |                 |           | -0.15 | +0.07     | +0.20 |        |   |  |
| Transmit Fraguency Despense         | Loss T3 | 1020          |                 |           |       | Reference |       | 40     |   |  |
| Transmit Frequency Response         | Loss T4 | 2020          | 0               |           | -0.15 | -0.04     | +0.20 | dB     |   |  |
|                                     | Loss T5 | 3000          |                 |           | -0.15 | +0.03     | +0.20 |        |   |  |
|                                     | Loss T6 | 3400          |                 |           | 0     | 0.40      | 0.80  |        |   |  |
|                                     | Loss R1 | 300           |                 |           | -0.15 | -0.03     | +0.20 |        |   |  |
|                                     | Loss R2 | 1020          |                 |           |       | Reference |       |        |   |  |
| Receive Frequency Response          | Loss R3 | 2020          | 0               |           | -0.15 | +0.04     | +0.20 | dB     |   |  |
|                                     | Loss R4 | 3000          |                 |           | -0.15 | +0.11     | +0.20 |        |   |  |
|                                     | Loss R5 | 3400          |                 |           | 0.0   | 0.47      | 0.80  |        |   |  |
|                                     | SD T1   |               | 3               |           | 35    | 43        | _     |        |   |  |
|                                     | SD T2   | 1020          | 0               |           | 35    | 41        | _     |        |   |  |
| Transmit Signal to Distortion Ratio | SD T3   |               | -30             | *1        | 35    | 38        | _     | dB     |   |  |
|                                     | SD T4   |               | -40             |           | 29    | 31.5      | _     |        |   |  |
|                                     | SD T5   |               | -45             |           | 24    | 27        | _     |        |   |  |
|                                     | SD R1   |               | 3               |           | 36    | 43        | _     |        |   |  |
|                                     | SD R2   |               | 0               |           | 36    | 41        | _     |        |   |  |
| Receive Signal to Distortion Ratio  | SD R3   | 1020          | -30             | *1        | 36    | 40        | _     | dB     |   |  |
|                                     | SD R4   |               | -40             |           | 30    | 33.5      | _     |        |   |  |
|                                     | SD R5   |               | -45             |           | 25    | 30        | _     |        |   |  |
|                                     | GT T1   |               | 3               |           | -0.3  | +0.02     | +0.3  |        |   |  |
|                                     | GT T2   |               | -10             |           |       | Reference |       |        |   |  |
| Transmit Gain Tracking              | GT T3   | 1020          | -40             |           | -0.3  | +0.04     | +0.3  | dB     |   |  |
|                                     | GT T4   |               | -50             |           | -0.5  | +0.15     | +0.5  |        |   |  |
|                                     | GT T5   |               | -55             |           | -1.2  | +0.40     | +1.2  | 1      |   |  |
|                                     | GT R1   |               | 3               |           | -0.3  | 0.0       | +0.3  |        |   |  |
|                                     | GT R2   |               | -10             |           |       | Reference |       |        |   |  |
| Receive Gain Tracking               | GT R3   | 1020          | -40             |           | -0.3  | +0.04     | +0.3  | dB     |   |  |
|                                     | GT R4   |               | -50             |           | -0.5  | +0.16     | +0.5  |        |   |  |
|                                     | GT R5   |               | -55             |           | -1.2  | +0.37     | +1.2  |        |   |  |

<sup>\*1</sup> Psophometric filter is used



# **AC Characteristics (Continued)**

 $(V_{DD} = +5 \text{ V } \pm 5\%, \text{ Ta} = -30^{\circ}\text{C to } +85^{\circ}\text{C})$ 

|                                       |                    |               |                 |                                       | י סו – טטי | ±υ/υ, τα - | - 00 0 10 | 100 0) |
|---------------------------------------|--------------------|---------------|-----------------|---------------------------------------|------------|------------|-----------|--------|
| Parameter                             | Symbol             | Freq.<br>(Hz) | Level<br>(dBm0) | Condition                             | Min.       | Тур.       | Max.      | Unit   |
|                                       | NI di e            |               | •               | AIN = SG                              | _          | -73.5      | -70       |        |
| Idle Channel Noise                    | Nidle T            | _             | _               | *1 *2                                 | _          | -71.5      | -68       | dBm0p  |
|                                       | Nidle R            | _             | _               | *1 *3                                 | _          | -78        | -75       |        |
| Absolute Level (Initial Difference)   | AV T               |               |                 | $V_{DD} = 5.0 \text{ V}$<br>Ta = 25°C | 0.821      | 0.850      | 0.880     | Vrms   |
| Absolute Level (Illitial Dilletelice) | AV R               |               |                 | 1a = 25 0                             | 0.821      | 0.850      | 0.880     | VIIIIS |
| Absolute Level                        | AV Tt              | 1020          | 0               | V <sub>DD</sub> = 5 V<br>±5%          | -0.2       | _          | +0.2      | dB     |
| (Deviation of Temperature and Power)  | AV Rt              |               |                 | Ta = -30<br>to +85°C                  | -0.2       | _          | +0.2      | dB     |
| Absolute Delay                        | t <sub>D</sub>     | 1020          | 0               | A to A BCLK = 64 kHz                  | _          | _          | 0.60      | ms     |
|                                       | t <sub>GD</sub> T1 | 500           |                 |                                       | _          | 0.19       | 0.75      |        |
|                                       | t <sub>GD</sub> T2 | 600           | 0 *             |                                       | _          | 0.11       | 0.35      |        |
| Transmit Group Delay                  | t <sub>GD</sub> T3 | 1000          |                 | *4                                    | _          | 0.02       | 0.125     | ms     |
|                                       | t <sub>GD</sub> T4 | 2600          |                 |                                       | _          | 0.05       | 0.125     |        |
|                                       | t <sub>GD</sub> T5 | 2800          |                 |                                       | _          | 0.07       | 0.75      |        |
|                                       | t <sub>GD</sub> R1 | 500           |                 |                                       | _          | 0.00       | 0.75      |        |
|                                       | t <sub>GD</sub> R2 | 600           |                 |                                       | _          | 0.00       | 0.35      |        |
| Receive Group Delay                   | t <sub>GD</sub> R3 | 1000          | 0               | *4                                    | _          | 0.00       | 0.125     | ms     |
|                                       | t <sub>GD</sub> R4 | 2600          |                 |                                       | _          | 0.09       | 0.125     |        |
|                                       | t <sub>GD</sub> R5 | 2800          |                 |                                       | _          | 0.12       | 0.75      |        |
|                                       | CR T               |               |                 | $TRANS \to RECV$                      | 75         | 80         | _         |        |
| Crosstalk Attenuation                 | CR R               | 1020          | 0               | $RECV \to TRANS$                      | 70         | 76         | _         | dB     |
|                                       | CR CH              |               |                 | CH to CH                              | 75         | 80         | _         |        |

<sup>\*1</sup> Psophometric filter is used

<sup>\*2</sup> Upper columns are specified for the  $\mu$ -law, lower for the A-law

<sup>\*3</sup> Input "0" code to PCMIN

<sup>\*4</sup> Minimum value of the group delay distortion



# **AC Characteristics (Continued)**

 $(V_{DD} = +5 \text{ V} \pm 5\%. \text{ Ta} = -30^{\circ}\text{C to} +85^{\circ}\text{C})$ 

|                                    |                  |                      |                                          |                       | V UU — TU V | ±3 /0, 1a - | - 00 0 10 | +00 0) |
|------------------------------------|------------------|----------------------|------------------------------------------|-----------------------|-------------|-------------|-----------|--------|
| Parameter                          | Symbol           | Freq.<br>(Hz)        | Level<br>(dBm0)                          | Condition             | Min.        | Тур.        | Max.      | Unit   |
| Discrimination                     | DIS              | 4.6 kHz to<br>72 kHz | 0                                        | 0 to<br>4000 Hz       | 30          | 32          | _         | dB     |
| Out-of-band Spurious               | S                | 300 to<br>3400       | 0                                        | 4.6 kHz to<br>100 kHz | _           | -37.5       | -35       | dBm0   |
| Intermodulation Distortion         | IMD              | fa = 470<br>fd = 320 | -4                                       | 2fa – fd              | _           | -52         | -35       | dBm0   |
| Power Supply Noise Rejection Ratio | PSR T<br>PSR R   | 0 to<br>50 kHz       | 50 mV <sub>PP</sub>                      | *5                    |             | 30          | _         | dB     |
|                                    | t <sub>SD</sub>  |                      |                                          |                       | 20          | _           | 200       |        |
| Digital Output Delay Time          | t <sub>XD1</sub> | C 100 r              | SE . 1 LOT                               | TI                    | 20          | _           | 200       |        |
|                                    | t <sub>XD2</sub> | CL = 100 k           | $C_L = 100 \text{ pF} + 1 \text{ LSTTL}$ |                       |             | _           | 200       | ns     |
|                                    | t <sub>XD3</sub> |                      |                                          |                       | 20          | _           | 200       |        |

<sup>\*5</sup> Measurement performed under idle channel noise



### **TIMING DIAGRAM**

### **Transmit Timing**



### **Receive Timing**



Figure 1 Timing Diagram in the Parallel Mode (CHPS = 1)



Figure 2 Timing Diagram in the Serial Mode (CHPS = 0)



### **APPLICATION CIRCUIT**

### **Example of Basic Connection (PCM Serial Mode Operation)**





### APPLICATION INFORMATION

### **DOUT Pull-up Resistor**

A value of the pull-up resistor for the DOUT pin should be determined depending on frequencies of BCLK and load capacitance.

If a smaller value is used, there may be some degradation in noise performance, resulting in an increase in supply current.

Equation to give pull-up resistor

$$\mathsf{Rpull} = \frac{\frac{1}{4 \times \mathsf{f}_{\mathsf{BCLK}}} - 50 \; \mathsf{ns}}{\mathsf{C}_{\mathsf{L}}} \quad \overset{\mathsf{where}}{\underset{\mathsf{BCLK}}{\mathsf{E}}} = \mathsf{Frequency} \; \mathsf{of} \; \mathsf{BCLK}}{\mathsf{BCLK}} = \mathsf{Frequency} \; \mathsf{of} \; \mathsf{BCLK}} \\ \mathsf{C}_{\mathsf{L}} = \mathsf{Load} \; \mathsf{capacitance} \; \mathsf{of} \; \mathsf{the} \; \mathsf{PCMOUT} \; \mathsf{pin}} \\ \mathsf{(approximately} \; 20 \; \mathsf{pF} \; \mathsf{for} \; \mathsf{a} \; \mathsf{CMOS} \; \mathsf{or} \; \mathsf{TTL} \; \mathsf{load})} \\ \mathsf{50} \; \mathsf{ns} = \mathsf{Internal} \; \mathsf{delay} \; \mathsf{of} \; \mathsf{the} \; \mathsf{MSM7705}$$

### Condition for Calculation

If data is turned back from DOUT to DIN under the condition the SYNC signal and BCLK signal rise simultaneously, the data can normally be transferred.





### Calculation Example for Typical Values

| DCLIZ (Idla) | Rpull (kΩ)             |                        |                        |                         |  |  |  |  |  |
|--------------|------------------------|------------------------|------------------------|-------------------------|--|--|--|--|--|
| BCLK (kHz)   | C <sub>L</sub> = 10 pF | C <sub>L</sub> = 20 pF | C <sub>L</sub> = 50 pF | C <sub>L</sub> = 100 pF |  |  |  |  |  |
| 64           | 385.6                  | 192.8                  | 77.1                   | 38.6                    |  |  |  |  |  |
| 128          | 190.3                  | 95.2                   | 38.1                   | 19.0                    |  |  |  |  |  |
| 256          | 92.7                   | 46.3                   | 18.5                   | 9.3                     |  |  |  |  |  |
| 512          | 43.8                   | 21.9                   | 8.8                    | 4.4                     |  |  |  |  |  |
| 1024         | 19.4                   | 9.7                    | 3.9                    | 1.9                     |  |  |  |  |  |
| 1544         | 11.2                   | 5.6                    | 2.2                    | 1.1                     |  |  |  |  |  |
| 2048         | 7.2                    | 3.6                    | 1.4                    | 0.7                     |  |  |  |  |  |

### Choice of Actual Resistor Value

If the calculated value is more than or equal to  $100~k\Omega$ ,  $100~k\Omega$  should be employed. +10% of the calculated value is within a tolerance, thus, for example, the value of  $10~k\Omega$  can be used for the calculated value of  $9.3~k\Omega$  in the above examples.

### **Channel Crosstalk**

The MSM7705 contains the 4-channel CODEC. The circuit and trace design and pin layout are made to minimize crosstalk between channels inside the LSI device provided the following should be taken into consideration.

### Transmit side

The GSX1 – AIN2, AIN3, and AIN4 traces should not be kept closer.

The GSX2 – AIN1, AIN3, and AIN4 traces should not be kept closer.

The GSX3 – AIN1, AIN2, and AIN4 traces should not be kept closer.

The GSX4 – AIN1, AIN2, and AIN3 traces should not be kept closer.

AIN1, AIN2, AIN3, and AIN4, which are op-amp inverting input pins, have higher resistance, therefore proximity of these lines to signal lines of other channels may cause crosstalk.

#### Receive side

The channel outputs AOUT1, AOUT2, AOUT3, and AOUT4 of the receive side are amplifier outputs with lower resistance, thus crosstalk due to PCB traces is smaller. Nevertheless, the PCB traces should not be run closer together and in parallel wherever possible.



# How to Avoid Transmit Side Amplifier Oscillation Due to PCB Layout



The trace length (illustrated by the bold line in the above drawing) should be kept as short as possible in order to avoid oscillation.

The length of less than 2 cm or 3 cm is permissible, though it depends on PCB layout. It is recommended to connect a capacitor of 20 pF to 50 pF across the feedback resistor  $R_F$ , if the oscillation occurs.



### **NOTES ON USED**

- To ensure proper electrical characteristics, use bypass capacitors with excellent high frequency characteristics for the power supply and keep them as close as possible to the device pins.
- Connect the AG pin and the DG pin as close as possible. Connect to the system ground with low impedance.
- Mount the device directly on the board when mounted on PCBs. Do not use IC sockets. If the use of IC socket is unavoidable, use the short lead type socket.
- When mounted on a frame, use electro-magnetic shielding, if any electro-magnetic wave sources such as power supply transformers surround the device.
- Keep the voltage on the  $V_{DD}$  pin not lower than -0.3 V even instantaneously to avoid latchup that may otherwise occur when power is turned on.
- Use a low noise (particularly, low level type of high frequency spike noise or pulse noise) power supply to avoid erroneous operation and the degradation of the characteristics of these devices.



### PACKAGE DIMENSIONS





Notes for Mounting the Surface Mount Type Package

The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).



Schareggstrasse 3, CH-5506 Mägenwil Tel. +41 62 896 00 48, Fax. +41 62 896 25 80 info@admatec.ch, www.admatec.ch