# **OKI** Semiconductor

# MSM7704-01/02/03

Previous version: Nov. 1996

This version: Aug. 1998

2ch Single Rail CODEC

# **GENERAL DESCRIPTION**

The MSM7704-01/7704-02/7704-03 are two-channel CODEC CMOS ICs for voice signals ranging from 300 to 3400 Hz. These devices contain filters for A/D and D/A conversion.

Designed especially for a single-power supply and low-power applications, these devices contain two-channel AD/DA converters in a single chip and achieve a reduced footprint and a reduced number of external components.

The MSM7704-01/7704-02/7704-03 are best suited for an analog interface to an echo canceller DSP used in digital telephone terminals, digital PABXs, and hands free terminals.

#### **FEATURES**

• Single power supply: +2.7 V to +3.8 V

Power consumption

Operating mode: 30 mW Typ. 50 mW Max. Power-saving mode: 3 mW Typ. 6 mW Max. Power-down mode: 0.03 mW Typ. 0.3 mW Max.

• ITU-T Companding law

MSM7704-01:  $\mu$ /A-law pin-selectable

MSM7704-02: μ-law MSM7704-03: A-law

- Built-in PLL eliminates a master clock
- The PCM interface can be switched between 2 channel serial/parallel
- Transmission clock: 64/128/256/512/1024/2048 kHz

96/192/384/768/1536/1544/200 kHz

(During 2 channel serial mode, the 64 and 96 kHz clocks are disabled)

- Adjustable transmit gain
- Built-in reference voltage supply
- Analog output can directly drive a 1.2 k $\Omega$  load
- Package:

24-pin plastic SOP (SOP24-P-430-1.27-K) (Product name: MSM7704-01GS-K)

(Product name : MSM7704-02GS-K) (Product name : MSM7704-03GS-K)





# **BLOCK DIAGRAM**





# **PIN CONFIGURATION (TOP VIEW)**



NC : No connect pin **24-Pin Plastic SOP** 

<sup>\*</sup> The ALAW pin is only applied to the MSM7704-01GS-K.



#### PIN AND FUNCTIONAL DESCRIPTIONS

#### AIN1, AIN2, GSX1, GSX2

AIN1 and AIN2 are the transmit analog inputs for channels 1 and 2.

GSX1 and GSX2 are the transmit level adjustments for channels 1 and 2.

AIN1 and AIN2 are inverting inputs for the op-amps. GSX1 and GSX2 are connected to the outputs of the op-amps and are used to adjust the level, as shown below.

When AIN1 and AIN2 are not used, connect AIN1 to GSX1 and AIN2 to GSX2. During power saving mode and power down mode, the GSX1 and GSX2 outputs are in high impedance state.



#### **AOUT1, AOUT2**

AOUT1 is the receive analog output for channel 1 and AOUT2 is used for channel 2.

The output signal has an amplitude of 2.0  $V_{PP}$  above and below the signal ground voltage (SG :  $1/2~V_{DD}$ ). When the digital signal of +3 dBmO is input to DIN1 and DIN2, it can drive a load of 1.2  $k\Omega$  or more.

During power saving mode, or power down mode, these outputs are at the voltage level of SG with a high impedance.

#### $V_{DD}$

Power supply for +3 V.

A power supply for an analog circuit in the system to which the device is applied should be used. A bypass capacitor of  $0.1\,\mu\text{F}$  to  $1\,\mu\text{F}$  with excellent high-frequency characteristics and a capacitor of  $10\,\mu\text{F}$  to  $20\,\mu\text{F}$  should be connected between this pin and the AG pin if needed.



#### DIN<sub>1</sub>

PCM signal input for channel 1 when the parallel mode is selected.

D/A conversion is performed with the serial PCM signal input to this pin, the RSYNC signal synchronous with the serial PCM signal, and the BCLK signal, and then the analog output is output from AOUT1 pin.

The data rate of the PCM signal is equal to the frequency of the BCLK signal.

The PCM signal is shifted at the falling edge of the BCLK signal and latched into the internal register when shifted by eight bits.

The start of the PCM data (MSD) is identified at the rising edge of RSYNC.

When the serial mode is selected, this pin is not used and should be connected to GND (0 V).

#### DIN<sub>2</sub>

PCM signal input for channel 2 when the parallel mode is selected.

D/A conversion is performed with the serial PCM signal input to this pin, the RSYNC signal synchronous with the serial PCM signal, and the BCLK signal, and then the analog output is output from AOUT2 pin.

The data rate of the PCM signal is equal to the frequency of the BCLK signal.

The PCM signal is shifted at the falling edge of the BCLK signal and latched into the internal register when shifted by eight bits.

The start of the PCM data (MSD) is identified at the rising edge of RSYNC.

When the serial mode is selected, this pin is used for the 2ch multiplexed PCM signal input.

#### **BCLK**

Shift clock signal input for the DIN1, DIN2, DOUT1, and DOUT2 signals.

The frequency, equal to the data rate, is 64, 96, 128, 192, 256, 384, 512, 768, 1024, 1536, 1544, 2048, or 200 kHz. Setting this signal to logic "1" or "0" drives both transmit and receive circuits to the power saving state.

#### **RSYNC**

Receive synchronizing signal input.

Eight bits PCM data required are selected from a series of PCM signal to the DIN1 and DIN2 pins by the receive synchronizing signal.

All timing signals in the receive section are synchronized by this synchronizing signal. This signal must be synchronized in phase with the BCLK (generated from the same clock source as BCLK). The frequency should be  $8~\rm kHz\,\pm50$  ppm to guarantee the AC characteristics which are mainly the frequency characteristics of the receive section.

However, unless the frequency characteristics of the system used are strictly specified, this device can operate in the range of 6 kHz to 9 kHz, but the electrical characteristics specified in the data sheet are not guaranteed.



#### **XSYNC**

Transmit synchronizing signal input.

PCM output signal from the DOUT1 and DOUT2 pins is output in synchronization with this transmit synchronizing signal. This synchronizing signal triggers the PLL and synchronizes all timing signals of the transmit section.

This synchronizing signal must be synchronized in phase with BCLK.

The frequency should be  $8 \text{ kHz} \pm 50 \text{ ppm}$  to guarantee the AC characteristics which are mainly the frequency characteristics of the transmit section.

However, unless the frequency characteristics of the system used are strictly specified, this device can operate in the range of 6 kHz to 9 kHz, but the electrical characteristics are not guaranteed.

Setting this signal to logic "1" or "0" drives both transmit and receive circuits to power saving state.

#### DOUT1

PCM signal output of channel 1 when the parallel mode is selected.

The PCM output signal is output from MSD in a sequential order, synchronizing with the rising edge of the BCLK signal.

MSD may be output at the rising edge of the XSYNC signal, based on the timing between BCLK and XSYNC.

This pin is in a high impedance state except during 8-bit PCM output. It is also in a high impedance state during power-saving state or power-down state.

When the serial mode is selected, this pin is configured to be the output of serial multiplexed 2ch PCM signal.

A pull-up resistor must be connected to this pin because it is an open drain output.

This device is compatible with the ITU-T recommendation on coding law and output coding format.

The MSM7704-03 (A-law) outputs the character signal, inverting the even bits.

| Innut/Output I avail | PCMIN/PCMOUT       |                    |  |  |  |  |  |  |
|----------------------|--------------------|--------------------|--|--|--|--|--|--|
| Input/Output Level   | MSM7704-02 (μ-law) | MSM7704-03 (A-law) |  |  |  |  |  |  |
|                      | MSD                | MSD                |  |  |  |  |  |  |
| +Full scale          | 1 0 0 0 0 0 0 0    | 1 0 1 0 1 0 1 0    |  |  |  |  |  |  |
| +0                   | 1 1 1 1 1 1 1 1    | 1 1 0 1 0 1 0 1    |  |  |  |  |  |  |
| -0                   | 0 1 1 1 1 1 1 1    | 0 1 0 1 0 1 0 1    |  |  |  |  |  |  |
| -Full scale          | 0 0 0 0 0 0 0 0    | 0 0 1 0 1 0 1 0    |  |  |  |  |  |  |



#### DOUT2

PCM signal output for channel 2 when the parallel mode is selected.

The PCM output signal is output from MSD in a sequential order, at the rising edge of the BCLK signal.

MSD may be output at the rising edge of the XSYNC signal, based on the timing between BCLK and XSYNC.

This pin is in a high impedance state except during 8-bit PCM output. It is also in a high impedance state during power-saving state or power-down state.

When the serial mode is selected, this pin is left open.

A pull-up resistor must be connected to this pin because it is an open drain output.

This device is compatible with the ITU-T recommendation on coding law and output coding format.

The MSM7704-03 (A-law) outputs the character signal inverting the even bits.

#### **CHPS**

Control signal input for the mode selection of PCM input and output.

When this signal is at a logic "1" level, the PCM input and output are in the parallel mode. The PCM data of CH1 and CH2 is input to DIN1 and DIN2 and output from DOUT1 and DOUT2 with the same timing.

When this signal is at a logic "0" level, the PCM input and output are in the serial mode. The PCM data of CH1 and CH2 is input to DIN2 and output from DOUT1 as time division multiplexed data.

The parallel mode is conveniently applied to the digital interface to the echo canceller device, and the serial mode is applied to the digital interface to PCM multiplexer's for PABXs.

#### **PDN**

Power down control signal.

When PDN is at a logic "0" level, both transmit and receive circuits are in power down state.

#### AG

Analog signal ground.

#### DG

Ground for the digital signal circuits.

This ground is separate from the analog signal ground. The DG pin must be connected to the AG pin on the printed circuit board to make a common analog ground.



#### **SGC**

Used to generate the signal ground voltage level by connecting a bypass capacitor. Connect a  $0.1\,\mu F$  capacitor with excellent high frequency characteristics between the AG pin and the SGC pin.

## **ALAW**

Control signal input of the companding law selection.

Provides only for the MSM7704-01GS-K. The CODEC will operate in the  $\mu$ -law when this pin is at a logic "0" level and the CODEC will operate in the A-law when this pin is at a logic "1" level. The CODEC operates in the  $\mu$ -law if the pin is left open, since this pin is internally pulled down.



# **ABSOLUTE MAXIMUM RATINGS**

| Parameter             | Symbol           | Condition | Rating                        | Unit |
|-----------------------|------------------|-----------|-------------------------------|------|
| Power Supply Voltage  | V <sub>DD</sub>  | _         | 0 to 7                        | V    |
| Analog Input Voltage  | V <sub>AIN</sub> | _         | -0.3 to V <sub>DD</sub> + 0.3 | ٧    |
| Digital Input Voltage | V <sub>DIN</sub> | _         | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| Storage Temperature   | T <sub>STG</sub> | _         | −55 to +150                   | °C   |

# **RECOMMENDED OPERATING CONDITIONS**

| Parameter                          | Symbol           | Condition                      | Min.                    | Тур.        | Max.                    | Unit     |
|------------------------------------|------------------|--------------------------------|-------------------------|-------------|-------------------------|----------|
| Power Supply Voltage               | V <sub>DD</sub>  | Voltage must be fixed          | 2.7                     | 3.0         | 3.8                     | V        |
| Operating Temperature              | Ta               | _                              | -30                     | +25         | +85                     | °C       |
| Analog Input Voltage               | V <sub>AIN</sub> | Gain = 1                       | _                       | _           | 1.4                     | $V_{PP}$ |
| Digital Input High Voltage         | V <sub>IH</sub>  | XSYNC, RSYNC, BCLK, DIN1,      | $0.45 \times V_{DD}$    | _           | V <sub>DD</sub>         | V        |
| Digital Input Low Voltage          | V <sub>IL</sub>  | DIN2, PDN, CHPS                | 0                       | _           | $0.16 \times V_{DD}$    | V        |
|                                    |                  | BCLK = (eliminates 64, 96 kHz, | 64, 128, 2              | 256, 512, 1 | 024,                    |          |
| Clock Frequency                    | F <sub>C</sub>   | when 2ch serial mode)          | 2048, 96,               | 768,        | kHz                     |          |
|                                    |                  | when Zon Senai mode)           | 1536, 154               |             |                         |          |
| Sync Pulse Frequency               | F <sub>S</sub>   | XSYNC, RSYNC                   | _                       | 8.0         | _                       | kHz      |
| Clock Duty Ratio                   | D <sub>C</sub>   | BCLK                           | 40                      | 50          | 60                      | %        |
| Digital Input Rise Time            | t <sub>lr</sub>  | XSYNC, RSYNC, BCLK, DIN1,      | _                       | _           | 50                      | ns       |
| Digital Input Fall Time            | t <sub>lf</sub>  | DIN2, PDN, CHPS                | _                       | _           | 50                      | ns       |
| Transmit Cune Dules Catting Time   | t <sub>XS</sub>  | BCLK→XSYNC, See Timing Diagram | 100                     | _           | _                       | ns       |
| Transmit Sync Pulse Setting Time   | t <sub>SX</sub>  | XSYNC→BCLK, See Timing Diagram | 100                     | _           | _                       | ns       |
| Deseive Cupe Dules Cotting Time    | t <sub>RS</sub>  | BCLK→RSYNC, See Timing Diagram | 100                     | _           | _                       | ns       |
| Receive Sync Pulse Setting Time    | t <sub>SR</sub>  | RSYNC→BCLK, See Timing Diagram | 100                     | _           | _                       | ns       |
| Sync Pulse Width                   | t <sub>WS</sub>  | XSYNC, RSYNC                   | 1 BCLK                  | _           | 100                     | μS       |
| DIN Set-up Time                    | t <sub>DS</sub>  | DIN1, DIN2                     | 100                     | _           | _                       | ns       |
| DIN Hold Time                      | t <sub>DH</sub>  | DIN1, DIN2                     | 100                     | _           | _                       | ns       |
| Digital Output Load                | R <sub>DL</sub>  | Pull-up resistor, DOUT1, DOUT2 | 0.5                     | _           | _                       | kΩ       |
| Digital Output Load                | C <sub>DL</sub>  | DOUT1, DOUT2                   | _                       | _           | 100                     | pF       |
| Analan Innut Allaurahla DO Officit |                  | Transmit gain stage, Gain = 1  | V <sub>DD</sub> /2 –100 | _           | V <sub>DD</sub> /2 +100 | mV       |
| Analog Input Allowable DC Offset   | V <sub>off</sub> | Transmit gain stage, Gain = 10 | V <sub>DD</sub> /2 –10  | _           | V <sub>DD</sub> /2 +10  | mV       |
| Allowable Jitter Width             | _                | XSYNC, RSYNC                   | _                       | _           | 500                     | ns       |



## **ELECTRICAL CHARACTERISTICS**

# **DC** and Digital Interface Characteristics

 $(V_{DD} = 2.7 \text{ V to } 3.8 \text{ V}, \text{ Ta} = -30^{\circ}\text{C to } +85^{\circ}\text{C})$ 

| Parameter                        | Symbol           | Condition                                           | Min.                 | Тур. | Max.                 | Unit |
|----------------------------------|------------------|-----------------------------------------------------|----------------------|------|----------------------|------|
| Power Supply Current             | I <sub>DD1</sub> | Operating mode, No signal                           | _                    | 10.0 | 14.0                 | mA   |
|                                  | I <sub>DD2</sub> | Power-save mode, PDN = 1,<br>XSYNC or BCLK OFF      | _                    | 1.0  | 4.0                  | mA   |
|                                  | I <sub>DD3</sub> | Power-down mode, PDN = 0<br>Digital input is at 0 V | _                    | 0.01 | 0.05                 | mA   |
| Input High Voltage               | V <sub>IH</sub>  | _                                                   | $0.45 \times V_{DD}$ | _    | V <sub>DD</sub>      | V    |
| Input Low Voltage                | V <sub>IL</sub>  | _                                                   | 0.0                  | _    | $0.16 \times V_{DD}$ | V    |
| High Level Input Leakage Current | I <sub>IH</sub>  | _                                                   | _                    | _    | 2.0                  | μΑ   |
| Low Level Input Leakage Current  | I <sub>IL</sub>  | _                                                   | _                    | _    | 0.5                  | μΑ   |
| Digital Output Low Voltage       | V <sub>OL</sub>  | Pull-up resistance $> 500 \Omega$                   | 0.0                  | 0.2  | 0.4                  | V    |
| Digital Output Leakage Current   | I <sub>0</sub>   | _                                                   | _                    | _    | 10                   | μΑ   |
| Input Capacitance                | C <sub>IN</sub>  | _                                                   | _                    | 5    | _                    | pF   |

# **Transmit Analog Interface Characteristics**

 $(V_{DD} = 2.7 \text{ V to } 3.8 \text{ V}, Ta = -30^{\circ}\text{C to } +85^{\circ}\text{C})$ 

| Parameter               | Symbol            | Cond            | Min.     | Тур. | Max. | Unit |    |
|-------------------------|-------------------|-----------------|----------|------|------|------|----|
| Input Resistance        | R <sub>INX</sub>  | AIN1, AIN2      | 10       | _    | _    | MΩ   |    |
| Output Load Resistance  | R <sub>LGX</sub>  | GSX1, GSX2      | 20       | _    | _    | kΩ   |    |
| Output Load Capacitance | C <sub>LGX</sub>  | with respect to | _        | _    | 30   | pF   |    |
| Output Amplitude        | V <sub>OGX</sub>  |                 |          | -0.7 | _    | +0.7 | V  |
| Offset Voltage          | V <sub>OSGX</sub> |                 | Gain = 1 | -20  | _    | +20  | mV |

# **Receive Analog Interface Characteristics**

 $(V_{DD} = 2.7 \text{ V to } 3.8 \text{ V}, Ta = -30^{\circ}\text{C to } +85^{\circ}\text{C})$ 

| Parameter               | Symbol           | Condition                                 | Min. | Тур. | Max. | Unit |
|-------------------------|------------------|-------------------------------------------|------|------|------|------|
| Output Load Resistance  | р.               | AOUT1, AOUT2 (each) with                  | 1.2  | _    | _    | kΩ   |
|                         | R <sub>LAO</sub> | respect to SG                             | 1.2  |      |      | K22  |
| Output Load Capacitance | C <sub>LAO</sub> | AOUT1, AOUT2                              | _    | _    | 50   | pF   |
| Output Amplitude        | W                | AOUT1, AOUT2, $R_L = 1.2 \text{ k}\Omega$ | 4    | _    | +1   | W    |
|                         | V <sub>OAO</sub> | with respect to SG                        | –1   |      |      | V    |
| Offset Voltage          | V                | AOUT1, AOUT2 with respect                 | 100  | _    | +100 | mV   |
|                         | Vosao            | to SG                                     | -100 |      |      | mV   |



# **AC Characteristics**

 $(V_{DD} = 2.7 \text{ V to } 3.8 \text{ V}, Ta = -30^{\circ}\text{C to } +85^{\circ}\text{C})$ 

| Parameter                           | Symbol  | Freq.<br>(Hz) | Level<br>(dBm0) | Condition | Min.  | Тур.      | Max.  | Unit |
|-------------------------------------|---------|---------------|-----------------|-----------|-------|-----------|-------|------|
|                                     | Loss T1 | 60            |                 |           | 20    | 26        | _     | dB   |
|                                     | Loss T2 | 300           |                 |           | -0.15 | +0.07     | +0.20 | dB   |
| Transmit Fraguency Decrence         | Loss T3 | 1020          | _               |           |       | Reference |       | dB   |
| Transmit Frequency Response         | Loss T4 | 2020          | 0               |           | -0.15 | -0.04     | +0.20 | dB   |
|                                     | Loss T5 | 3000          |                 |           | -0.15 | +0.06     | +0.20 | dB   |
|                                     | Loss T6 | 3400          |                 |           | 0     | 0.4       | 0.80  | dB   |
|                                     | Loss R1 | 300           |                 |           | -0.15 | -0.03     | +0.20 | dB   |
|                                     | Loss R2 | 1020          |                 |           |       | Reference |       | dB   |
| Receive Frequency Response          | Loss R3 | 2020          | 0               |           | -0.15 | +0.02     | +0.20 | dB   |
|                                     | Loss R4 | 3000          |                 |           | -0.15 | +0.12     | +0.20 | dB   |
|                                     | Loss R5 | 3400          |                 |           | 0.0   | 0.46      | 0.80  | dB   |
|                                     | SD T1   |               | 3               |           | 35    | 43        | _     |      |
|                                     | SD T2   |               | 0               |           | 35    | 41        | _     |      |
| Transmit Signal to Distortion Ratio | SD T3   | 1020          | -30             | -<br>_ *1 | 35    | 38        | _     | dB   |
|                                     | SD T4   |               | -40             |           | 28    | 31.5      |       |      |
|                                     | SD T5   |               | -45             |           | 23    | 27        |       |      |
|                                     | SD R1   | 1020          | 3               | *1        | 36    | 43        |       | dB   |
|                                     | SD R2   |               | 0               |           | 36    | 41        |       |      |
| Receive Signal to Distortion Ratio  | SD R3   |               | -30             |           | 36    | 40        | _     |      |
|                                     | SD R4   |               | -40             |           | 30    | 33.5      | _     |      |
|                                     | SD R5   |               | -45             |           | 25    | 30        | _     |      |
|                                     | GT T1   |               | 3               |           | -0.3  | +0.01     | +0.3  |      |
|                                     | GT T2   |               | -10             |           |       | Reference |       |      |
| Transmit Gain Tracking              | GT T3   | 1020          | -40             |           | -0.3  | 0         | +0.3  | dB   |
|                                     | GT T4   |               | -50             |           | -0.5  | -0.03     | +0.5  |      |
|                                     | GT T5   |               | -55             |           | -1.2  | -0.05     | +1.2  |      |
|                                     | GT R1   |               | 3               |           | -0.3  | -0.06     | +0.3  |      |
|                                     | GT R2   |               | -10             |           |       | Reference |       |      |
| Receive Gain Tracking               | GT R3   |               | -40             |           | -0.4  | +0.2      | +0.4  |      |
|                                     | GT R4   | 1020          | <b>–</b> 50     | *2        | -1.0  | +0.62     | +1.0  | dB   |
|                                     | GI N4   |               | -50             |           | -1.0  | +0.20     | +1.0  |      |
|                                     | GT R5   | -55           | *2              | -1.2      | +0.65 | +1.2      |       |      |
|                                     | 31 110  |               |                 |           | 1.2   | +0.3      | 11.6  |      |

<sup>\*1</sup> Psophometric filter is used

<sup>\*2</sup> Upper is specified for the  $\mu$ -law, lower for the A-law

**OKI** Semiconductor MSM7704-01/02/03

## **AC Characteristics (Continued)**

 $(V_{DD} = 2.7 \text{ V to } 3.8 \text{ V}, \text{ Ta} = -30^{\circ}\text{C to } +85^{\circ}\text{C})$ 

|                                       | T T                |               |                 | (+DL                                  | <u> </u> | 7.0 1, 14 00 0 10 |       | , , , , , , , , , , , , , , , , , , , |  |
|---------------------------------------|--------------------|---------------|-----------------|---------------------------------------|----------|-------------------|-------|---------------------------------------|--|
| Parameter                             | Symbol             | Freq.<br>(Hz) | Level<br>(dBm0) | Condition                             | Min.     | Тур.              | Max.  | Unit                                  |  |
|                                       | Nidlo T            |               |                 | AIN = SG                              |          | -73.5             | -69   |                                       |  |
| Idle Channel Noise                    | Nidle T            | _             | _               | *1 *2                                 | _        | -71.5             | -68   | dBm0p                                 |  |
|                                       | Nidle R            | _             | _               | *1 *3                                 | _        | -76               | -74   |                                       |  |
| Absolute Level (Initial Difference)   | AV T               |               |                 | $V_{DD} = 3.0 \text{ V}$<br>Ta = 25°C | 0.338    | 0.350             | 0.362 | Vrms                                  |  |
| Absolute Level (Illitial billereliee) | AV R               |               |                 | *4                                    | 0.483    | 0.500             | 0.518 | VIIIIS                                |  |
| Absolute Level                        | AV Tt              | 1020          | 0               | V <sub>DD</sub> = 2.7 V<br>to 3.8 V   | -0.2     | _                 | +0.2  | dB                                    |  |
| (Deviation of Temperature and Power)  | AV Rt              |               |                 | Ta = -30<br>to +85°C *4               | -0.2     | _                 | +0.2  | dB                                    |  |
| Absolute Delay                        | Td                 | 1020          | 0               | A to A BCLK = 64 kHz                  | _        | _                 | 0.60  | ms                                    |  |
|                                       | t <sub>gd</sub> T1 | 500           |                 | *5                                    | _        | 0.19              | 0.75  |                                       |  |
|                                       | t <sub>gd</sub> T2 | 600           |                 |                                       | _        | 0.11              | 0.35  |                                       |  |
| Transmit Group Delay                  | t <sub>gd</sub> T3 | 1000          | 0               |                                       | _        | 0.02              | 0.125 | ms                                    |  |
|                                       | t <sub>gd</sub> T4 | 2600          |                 |                                       | _        | 0.05              | 0.125 |                                       |  |
|                                       | t <sub>gd</sub> T5 | 2800          |                 |                                       | _        | 0.07              | 0.75  |                                       |  |
|                                       | t <sub>gd</sub> R1 | 500           |                 | *5                                    | _        | 0.00              | 0.75  |                                       |  |
|                                       | t <sub>gd</sub> R2 | 600           |                 |                                       | _        | 0.00              | 0.35  |                                       |  |
| Receive Group Delay                   | t <sub>gd</sub> R3 | 1000          | 0               |                                       | _        | 0.00              | 0.125 | ms                                    |  |
|                                       | t <sub>gd</sub> R4 | 2600          |                 |                                       | _        | 0.09              | 0.125 |                                       |  |
|                                       | t <sub>gd</sub> R5 | 2800          |                 |                                       | _        | 0.12              | 0.75  |                                       |  |
|                                       | CR T               |               |                 | $TRANS \to RECV$                      | 75       | 80                |       |                                       |  |
| Crosstalk Attenuation                 | CR R               | 1020          | 0               | $RECV \to TRANS$                      | 70       | 76                | _     | dB                                    |  |
|                                       | CR CH              |               |                 | CH to CH                              | 75       | 80                | _     |                                       |  |

<sup>\*1</sup> Psophometric filter is used

<sup>\*2</sup> Upper is specified for the  $\mu$ -law, lower for the A-law

<sup>\*3</sup> Input "0" code to PCMIN

<sup>\*4</sup> AVT is defined between GSX and DOUT and AVR between DIN and AOUT

<sup>\*5</sup> Minimum value of the group delay distortion



# **AC Characteristics (Continued)**

 $(V_{DD} = 2.7 \text{ V to } 3.8 \text{ V}, Ta = -30^{\circ}\text{C to } +85^{\circ}\text{C})$ 

| (-00                               |                  |                                          |                     |                       |      | ,     |      | • • • • • • • |
|------------------------------------|------------------|------------------------------------------|---------------------|-----------------------|------|-------|------|---------------|
| Parameter                          | Symbol           | Freq.<br>(Hz)                            | Level<br>(dBm0)     | Condition             | Min. | Тур.  | Max. | Unit          |
| Discrimination                     | DIS              | 4.6 kHz to<br>72 kHz                     | 0                   | 0 to<br>4000 Hz       | 30   | 32    | _    | dB            |
| Out-of-band Spurious               | S                | 300 to<br>3400                           | 0                   | 4.6 kHz to<br>100 kHz | _    | -37.5 | -35  | dBm0          |
| Intermodulation Distortion         | IMD              | fa = 470<br>fb = 320                     | -4                  | 2fa – fb              | _    | -52   | -35  | dBm0          |
| Power Supply Noise Rejection Ratio | PSR T<br>PSR R   | 0 to<br>50 kHz                           | 50 mV <sub>PP</sub> | *6                    | _    | 30    | _    | dB            |
|                                    | t <sub>SD</sub>  |                                          |                     |                       | 20   | _     | 200  |               |
| Digital Output Delay Time          | t <sub>XD1</sub> | C 100 r                                  | SE . 1 I CT         | TI                    | 20   | _     | 200  | ne            |
|                                    | t <sub>XD2</sub> | $C_L = 100 \text{ pF} + 1 \text{ LSTTL}$ |                     | IL [                  | 20   | _     | 200  | ns            |
|                                    | t <sub>XD3</sub> |                                          |                     |                       | 20   | _     | 200  |               |

<sup>\*6</sup> The measurement under idle channel noise



# **TIMING DIAGRAM**

## **Transmit Timing**



### **Receive Timing**



Figure 1 Timing Diagram in the Parallel Mode (CHPS = 1)



Figure 2 Timing Diagram in the Serial Mode (CHPS = 0)



# **APPLICATION CIRCUIT**

# **Example of Basic Connection (PCM Serial Mode Operation)**



#### **PCM Parallel Mode**



The AOUT1 and AOUT2 output signals swing  $\pm 1.0$  V above and below the offset level of  $V_{DD}/2$ .



# RECOMMENDATIONS FOR ACTUAL DESIGN

- To assure proper electrical characteristics, use bypass capacitors with excellent high frequency characteristics for the power supply and keep them as close as possible to the device pins.
- Connect the AG pin and the DG pin each other as close as possible. Connect to the system ground with low impedance.
- Mount the device directly on the board when mounted on PCBs. Do not use IC sockets. If an IC socket is unavoidable, use the short lead type socket.
- When mounted on a frame, use electro-magnetic shielding, if any electro-magnetic wave source such as power supply transformers surround the device.
- Keep the voltage on the  $V_{DD}$  pin not lower than -0.3 V even instantaneously to avoid latchup phenomenon when turning the power on.
- Use a low noise (particularly, low level type of high frequency spike noise or pulse noise) power supply to avoid erroneous operation and the degradation of the characteristics of these devices.



### **PACKAGE DIMENSIONS**

(Unit: mm)



Notes for Mounting the Surface Mount Type Package

The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).



Schareggstrasse 3, CH-5506 Mägenwil Tel. +41 62 896 00 48, Fax. +41 62 896 25 80 info@admatec.ch, www.admatec.ch