

Oki, Network Solutions for a Global Society

# **OKI Semiconductor**

FEDL7602-04

Issue Date: Jun. 1, 2005

# **MSM7602**

**Echo Canceler** 

#### **GENERAL DESCRIPTION**

The MSM7602 is an improved version of the MSM7520 with the same basic configuration. The MSM7602 uses a 19.2 MHz clock frequency to meet PHS, the 3 V power supply (2.7 V to 5.5 V), and compact packaging. Also, this device adds the howling detecter control pins and main clook output pins. (See the Appendix)

The MSM7602 is a low-power CMOS IC device for canceling echo (in an acoustic system or telephone line) generated in a speech path.

Echo is canceled, in digital signal processing, by estimating the echo path and generating a pseudo echo signal.

When used as an acoustic echo canceler, the device cancels the acoustic echo between the loud speaker and the microphone which occurs during hands free communication such as with a cellular phone or a conference system phone.

When used as a line echo canceler, the device cancels the line echo caused by impedance mismatching in a hybrid.

In addition, the MSM7602 makes possible a quality conversation by controlling the noise level and preventing howling with howling detector, double talk detector, attenuation function, and a gain control function. The devise also controls the low level noise with a center clipping function.

Further, the MSM7602 I/O interface supports  $\mu\text{-law}$  PCM . The use of a single chip CODEC, such as the MSM7566/7704 (3 V) or MSM7543/7533 (5 V), allows an economic and efficient echo canceler configuration.

#### **FEATURES**

Handles both acoustic echoes and telephone line echoes.

• Cancelable echo delay time:

MSM7602-001 ...... For a single chip: 23 ms (max.)

MSM7602-011 ...... For a cascade connection (can also be used for a single chip)

Master chip: 23 ms (max.) Slave chip: 31 ms (max.)

Cancelable up to 209 ms (1 master plus 6 slaves)

For a single chip: 23 ms (max.)

Echo attenuation : 30 dB (typ.) Clock frequency : 19.2 MHz

External input and internal oscillator circuit are provided.

• Power supply voltage : 2.7 V to 5.5 V

• Package options:

28-pin plastic SSOP (SSOP28-P-485-0.65-K) (Product name : MSM7602-001GS-K) 56-pin plastic QFP (QFP56-P-910-0.65-2K) (Product name : MSM7602-011GS-2K)

# BLOCK DIAGRAM MSM7602-001 (Single chip only)



#### MSM7602-011 (Cascade connection or single chip)



<sup>\*</sup> If the MSM7602-011 is used in the slave mode, only the diagonally hatched blocks and the pins marked with \* are used.

# PIN CONFIGURATION (TOP VIEW)



28-Pin Plastic SSOP

| Pin | Symbol   | Pin | Symbol          | Pin | Symbol          | Pin | Symbol   |
|-----|----------|-----|-----------------|-----|-----------------|-----|----------|
| 1   | NLP      | 8   | SIN             | 15  | V <sub>SS</sub> | 22  | SYNCO    |
| 2   | HCL      | 9   | RIN             | 16  | HD              | 23  | SCKO     |
| 3   | ADP      | 10  | SCK             | 17  | X1/CLKIN        | 24  | RST      |
| 4   | $V_{DD}$ | 11  | SYNC            | 18  | X2              | 25  | WDT      |
| 5   | ATT      | 12  | SOUT            | 19  | V <sub>DD</sub> | 26  | GC       |
| 6   | ĪNT      | 13  | ROUT            | 20  | PWDWN           | 27  | $V_{DD}$ |
| 7   | ĪRLD     | 14  | V <sub>SS</sub> | 21  | V <sub>SS</sub> | 28  | MCKO     |



56-Pin Plastic QFP

| Pin | Symbol          | Pin | Symbol          | Pin | Symbol          | Pin | Symbol          |
|-----|-----------------|-----|-----------------|-----|-----------------|-----|-----------------|
| 1   | NLP             | 15  | PD0             | 29  | PD12            | 43  | *               |
| 2   | HCL             | 16  | PD1             | 30  | PD13            | 44  | PD14            |
| 3   | ADP             | 17  | PD2             | 31  | X1/CLKIN        | 45  | PD15            |
| 4   | MS              | 18  | PD3             | 32  | X2              | 46  | MCKO            |
| 5   | ATT             | 19  | PD4             | 33  | $V_{DD}$        | 47  | SF2             |
| 6   | ĪNT             | 20  | PD5             | 34  | PWDWN           | 48  | 0F1             |
| 7   | ĪRLD            | 21  | V <sub>SS</sub> | 35  | V <sub>SS</sub> | 49  | V <sub>SS</sub> |
| 8   | SIN             | 22  | PD6             | 36  | SYNCO           | 50  | *               |
| 9   | RIN             | 23  | PD7             | 37  | SCK0            | 51  | V <sub>SS</sub> |
| 10  | SCK             | 24  | PD8             | 38  | RST             | 52  | SF1             |
| 11  | SYNC            | 25  | PD9             | 39  | WDT             | 53  | 0F2             |
| 12  | SOUT            | 26  | PD10            | 40  | GC              | 54  | V <sub>DD</sub> |
| 13  | ROUT            | 27  | PD11            | 41  | $V_{DD}$        | 55  | V <sub>DD</sub> |
| 14  | V <sub>SS</sub> | 28  | HD              | 42  | $V_{DD}$        | 56  | *               |

<sup>\*:</sup> No connect pin

# PIN DESCRIPTIONS (1/6)

| Р              | in            |        |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------------|---------------|--------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 28-pin<br>SSOP | 56-pin<br>QFP | Symbol | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 1              | 1             | NLP    | I    | Control pin for the center clipping function.  This pin forces the SOUT output to a minimum value when the SOUT signal is below –54 dBm0. Effective for reducing low-level noise.  • Single Chip or Master Chip in a Cascade Connection  "H": Center clip ON  "L": Center clip OFF  • Slave Chip in a Cascade Connection  Fixed at "L"  This input signal is loaded in synchronization with the falling edge of the INT signal or the rising edge of the RST signal.                                                                                                                              |
| 2              | 2             | HCL    | I    | Through mode control.  When this pin is in the through mode, RIN and SIN data is output to ROUT and SOUT. At the same time, the coefficient of the adaptive FIR filter is cleared.  • Single Chip or Master Chip in a Cascade Connection  "H": Through mode  "L": Normal mode (echo canceler operates)  • Slave Chip in a Cascade Connection  Same as master  This input signal is loaded in synchronization with the falling edge of the INT signal or the rising edge of the RST signal.                                                                                                        |
| 3              | 3             | ADP    | I    | AFF coefficient control.  This pin stops updating of the adaptive FIR filter (AFF) coefficient and sets the coefficient to a fixed value, when this pin is configured to be the coefficient fix mode.  This pin is used when holding the AFF coefficient which has been once converged.  • Single Chip or Master Chip in a Cascade Connection  "H": Coefficient fix mode  "L": Normal mode (coefficient update)  • Slave Chip in a Cascade Connection  Fixed at "L"  This input signal is loaded in synchronization with the falling edge of the INT signal or the rising edge of the RST signal. |
|                | 4             | MS     | I    | Select signal. This pin selects between the master chip and slave chip when used in a cascade connection. "L": Single chip or master chip "H": Slave chip                                                                                                                                                                                                                                                                                                                                                                                                                                         |

| Р              | in            |        |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------------|---------------|--------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 28-pin<br>SSOP | 56-pin<br>QFP | Symbol | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 5              | 5             | ATT    | I    | Control for the ATT function. This pin prevents howling by attenuators (ATT) for the RIN input and SOUT output.  If there is input only to RIN, the ATT for the SOUT output is activated.  If there is no input to SIN, or if there is input to both SIN and RIN, the AT for the RIN input is activated.  Either the ATT for the RIN output or the ATT for the SOUT is always activated in all cases, and the attenuation of ATT is 6 dB.  • Single Chip or Master Chip in a Cascade Connection  "H": ATT OFF  "L": ATT ON  "L" is recommended if performing echo cancellation.  • Slave Chip in a Cascade Connection  Fixed at "L"  This input signal is loaded in synchronization with the falling edge of the INT signal or the rising edge of the RST signal. |
| 6              | 6             | ĪNT    | I    | Interrupt signal which starts 1 cycle (8 kHz) of the signal processing.  Signal processing starts when "H"-to-"L" transition is detected.  • Single Chip or Master Chip in a Cascade Connection  Connect the IRLD pin.  • Slave Chip in a Cascade Connection  Connect the IRLD pin of the master chip.  INT input is invalid for 100 µs after reset due to initialization.  Refer to the control pin connection example.                                                                                                                                                                                                                                                                                                                                          |
| 7              | 7             | ĪRLD   | 0    | Load detection signal output when the SIN and RIN serial input data is loaded in the internal registers.  • Single Chip  Connect to the INT pin.  • Master Chip in a Cascade Connection  Connect to the INT pin of the master chip and all the slave chips.  • Slave Chip in a Cascade Connection Leave open.  Refer to the control pin connection example.                                                                                                                                                                                                                                                                                                                                                                                                       |
| 8              | 8             | SIN    | I    | Transmit serial data. Input the PCM signal synchronized to SYNC and SCK. Data is read in at the falling edge of SCK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 9              | 9             | RIN    | I    | Receive serial data. Input the PCM signal synchronized to SYNC and SCK. Data is read at the falling edge of SCK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 10             | 10            | SCK    | I    | Clock input for transmit/receive serial data.  This pin uses the external SCK or the SCKO.  Input the PCM CODEC transmit/receive clock (64 to 2048 kHz).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

# (3/6)

| Р      | in                  |                        |      |                                                                                                                                                                                                                                                                                                                                                  |  |
|--------|---------------------|------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 28-pin | 56-pin              | Symbol                 | Туре | Description                                                                                                                                                                                                                                                                                                                                      |  |
| SSOP   | QFP                 |                        |      |                                                                                                                                                                                                                                                                                                                                                  |  |
| 11     | 11                  | SYNC                   | I    | Sync signal for transmit/receive serial data. This pin uses the external SYNC or SYNCO. Input the PCM CODEC transmit/receive sync signal (8 kHz).                                                                                                                                                                                                |  |
| 12     | 12                  | SOUT                   | 0    | Transmit serial data. Outputs the PCM signal synchronized to SYNC and SCK. This pin is in a high impedance state during no data output.                                                                                                                                                                                                          |  |
| 13     | 13                  | ROUT                   | 0    | Receive serial data.  Outputs the PCM signal synchronized to SYNC and SCK.  This pin is in a high impedance state during no data output.                                                                                                                                                                                                         |  |
| _      | 15<br> <br>20<br>22 | PD0<br> <br>PD5<br>PD6 | 1/0  | This is the bidirectional bus pin for parallel data transfer between the master chip and slave chip when used in a cascade connection.  The PD15 pin corresponds to MSB.                                                                                                                                                                         |  |
| _      | 22                  | PD11                   |      | This pin is in a high impedance state during no data output. Data is loaded in at the falling edge of SFx.                                                                                                                                                                                                                                       |  |
| _      | 29<br>30            | PD12<br>PD13           |      |                                                                                                                                                                                                                                                                                                                                                  |  |
| _      | 44<br>45            | PD14<br>PD15           |      |                                                                                                                                                                                                                                                                                                                                                  |  |
| 16     | 28                  | HD                     | I    | Controls the howling detect function. This pin detets and cancels a howling generated during hand-free talking for acoustic system.  This function is used to cancel acoustic echoes.  Single Chip or Master Chip in a Cascade Connection  "L": Howling detector ON  "H": Howling detector OFF  Slave Chip in a Cascade Connection  Fixed at "L" |  |
| 17     | 31                  | X1/CLKIN               | I    | External input for the basic clock (17.5 to 20 MHz) or for the crystal oscillator.  When the internal sync signal (SYNCO, SCKO) is used, input the basic clock of 19.2 MHz.                                                                                                                                                                      |  |
| 18     | 32                  | X2                     | 0    | Crystal oscillator output. Used to configure the oscilation circuit. Refer to the internal clock generator circuit example. When inputting the basic clock externally, insert a 5 pF capacitor with excellent high frequency characteristics between X2 and GND.                                                                                 |  |

# (4/6)

| Р              | in            |        |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------------|---------------|--------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 28-pin<br>SSOP | 56-pin<br>QFP | Symbol | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 20             | 34            | PWDWN  | I    | Power-down mode control when powered down.  "L": Power-down mode  "H": Normal operation mode  During power-down mode, all input pins are disabled and output pins are in the following states:  High impedance: SOUT, ROUT, PD0 to 15  "L": SYNCO, SCKO, MCKO  "H": OF1, OF2, X2  Holds the last state: WDT, IRLD  Reset after the power-down mode is released.                                                                                                                                                                                                                                                                                                                                        |
| 22             | 36            | SYNCO  | 0    | 8 kHz sync signal for the PCM CODEC. Connect to the SYNC pin and the PCMCODEC transmit/receive sync pin. Leave it open if using an external SYNC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 23             | 37            | SCKO   | 0    | Transmit clock signal (256 kHz) for the PCM CODEC. Connect to the SCK pin and the PCM CODEC transmit/receive clock pin. Leave it open if using an external SCK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 24             | 38            | RST    |      | Reset signal.  "L": Reset mode  "H": Normal operation mode  Due to initialization, input signals are disabled for 100 μs after reset (after RST is returned from L to H). Input the basic clock during the reset.  Output pins during the reset are in the following states:  High impedance: SOUT, ROUT, PD0 to 15  "L": WDT  "H": OF1, OF2  Not affected: X2, SYNCO, SCKO, IRLD, MCKO  After the power is turned on, initialize the LSI's internal registers by your execution of H→L sequence 1μs later than the master clock starts normal oscilation.  This LSI starts a normal operation by releasing this pin to H after the H→L sequence above.  Here, this pin must stay L for 1μs or longer. |
| 25             | 39            | WDT    | 0    | Test program end signal. This signal is output when the one cycle (8kHz) of processing is completed. Leave it open.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

# (5/6)

| Р      | in     |        |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------|--------|--------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 28-pin | 56-pin | Symbol | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| SSOP   | QFP    |        |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 26     | 40     | GC     | I    | Input signal by which the gain controller for the RIN input is controlled and the RIN input level is controlled and howling is prevented.  The gain controller adjusts the RIN input level when it is -20 dBm0 or above. RIN input levels from -20 to -11.5 dBm0 will be suppressed to -20 dBm0 in the attenuation range from 0 to 8.5 dB.  RIN input levels above -11.5 dBm0 will always be attenuated by 8.5 dB.  • Single Chip or Master Chip in a Cascade Connection  "H": Gain control ON  "L": Gain control OFF  "H" is recommended for echo cancellation.  • Slave Chip in a Cascade Connection  Fixed at "L"  This pin is loaded in synchronization with the falling edge of the INT signal or the rising edge of RST. |
| 28     | 46     | MCKO   | 0    | Basic clock (19.2 MHz).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| _      | 47     | SF2    | I    | Parallel data transfer flag.  • Single Chip Fixed at "H"  • Master Chip in a Cascade Connection Fixed at "H"  • Slave Chip in a Cascade Connection  Connect OF2 of the master chip to the 1st stage slave chip.  Connect OF1 of the previous stage slave chip to the 2nd and later stage slave chips.  Refer to the control pin connection example.                                                                                                                                                                                                                                                                                                                                                                            |
| _      | 48     | ŌF1    | 0    | Parallel data transfer flag.  • Single Chip  Leave open.  • Master Chip in a Cascade Connection  Connect to the SF1 of all slaves.  • Slave chip in a Cascade Connection  Connect to the SF2 of the next stage slave chip.  Connect the last stage slave chip to the SF1 of the master chip.  Refer to the control pin connection example.                                                                                                                                                                                                                                                                                                                                                                                     |

# (6/6)

| Pin    |        |        |      |                                                                                                                                                                                                                                                                               |
|--------|--------|--------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 28-pin | 56-pin | Symbol | Туре | Description                                                                                                                                                                                                                                                                   |
| SSOP   | QFP    |        |      |                                                                                                                                                                                                                                                                               |
| _      | 52     | SF1    | I    | Parallel data transfer flag.  • Single Chip Connect OF2.  • Master Chip in a Cascade Connection Connect OF1 of the last stage slave chip.  • Slave Chip in a Cascade Connection Connect OF1 of master chip for all slave chips.  Refer to the control pin connection example. |
| _      | 53     | ŌF2    | 0    | Parallel data output flag.  • Single Chip Connect to SF1.  • Master Chip in a Cascade Connection Connect to SF2 of the 1st stage slave chip.  • Slave Chip in a Cascade Connection Leave open.  Refer to the control pin connection example.                                  |

#### **ABSOLUTE MAXIMUM RATINGS**

| Parameter            | Symbol           | Condition          | Rating                        | Unit |
|----------------------|------------------|--------------------|-------------------------------|------|
| Power Supply Voltage | V <sub>DD</sub>  |                    | -0.3 to +7                    | V    |
| Input Voltage        | V <sub>IN</sub>  | $Ta = 25^{\circ}C$ | -0.3 to V <sub>DD</sub> + 0.3 | ٧    |
| Power Dissipation    | P <sub>D</sub>   |                    | 1                             | W    |
| Storage Temperature  | T <sub>STG</sub> | _                  | −55 to +150                   | °C   |

#### RECOMMENDED OPERATING CONDITIONS

 $(V_{DD} = 2.7 \text{ V to } 3.6 \text{ V})$ 

| Parameter                | Symbol          | Condition          | Min. | Тур. | Max.     | Unit |
|--------------------------|-----------------|--------------------|------|------|----------|------|
| Power Supply Voltage     | $V_{DD}$        | _                  | 2.7  | 3.3  | 3.6      | V    |
| Power Supply Voltage     | V <sub>SS</sub> | _                  | _    | 0    | _        | V    |
| High Loyal Input Valtage | V               | Pins other than X1 | 2.0  | _    | $V_{DD}$ | V    |
| High Level Input Voltage | V <sub>IH</sub> | X1 pin             | 2.2  | _    | $V_{DD}$ | ٧    |
| Low Level Input Voltage  | V <sub>IL</sub> | _                  | 0    | _    | 0.5      | ٧    |
| Operating Temperature    | Ta              | _                  | -40  | +25  | +85      | °C   |

 $(V_{DD} = 4.5 \text{ V to } 5.5 \text{ V})$ 

| Parameter                | Symbol          | Condition               | Min. | Тур. | Max.            | Unit |
|--------------------------|-----------------|-------------------------|------|------|-----------------|------|
| Power Supply Voltage     | $V_{DD}$        | V <sub>DD</sub> —       |      | 5    | 5.5             | V    |
| Power Supply Voltage     | Vss             | _                       | _    | 0    | _               | V    |
| High Loyal Input Valtage | M               | Pins other than X1, SCK | 2.4  | _    | $V_{DD}$        | V    |
| High Level Input Voltage | V <sub>IH</sub> | X1, SCK pins            | 3.5  | _    | V <sub>DD</sub> | V    |
| Low Level Input Voltage  | V <sub>IL</sub> | _                       | 0    | _    | 0.8             | V    |
| Operating Temperature    | Ta              | _                       | -40  | +25  | +85             | °C   |

# **ELECTRICAL CHARACTERISTICS**

#### **DC Characteristics**

 $(V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}, \text{ Ta} = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ 

| Parameter                         | Symbol            | Cond                              | dition                      | Min. | Тур.     | Max. | Unit |
|-----------------------------------|-------------------|-----------------------------------|-----------------------------|------|----------|------|------|
| High Level Output Voltage         | V <sub>OH</sub>   | $I_{OH} = 40 \mu A$               | 2.2                         | _    | $V_{DD}$ | ٧    |      |
| Low Level Output Voltage          | V <sub>OL</sub>   | $I_{OL} = 1.6 \text{ mA}$         | 0                           | _    | 0.4      | ٧    |      |
| High Loyal Input Current          |                   | $V_{IH} = V_{DD}$                 |                             | _    | 0.1      | 1    | μА   |
| High Level Input Current          | l <sub>IH</sub>   | MS with pull-d                    | own                         | 6    | 60       | 120  | μΑ   |
| Low Lovel Input Current           |                   | V <sub>IL</sub> = V <sub>SS</sub> |                             | -1   | -0.1     | _    | μΑ   |
| Low Level Input Current           | l₁∟               | SF1, SF2 with p                   | ull-up                      | -60  | -33      | -6   | μА   |
| High Level Output Leakage Current | I <sub>OZH</sub>  | $V_{OH} = V_{DD}$                 |                             | _    | 0.1      | 1    | μА   |
| Low Loval Output Lookage Current  | lo-               | V <sub>OL</sub> = V <sub>SS</sub> | PD15 to PD0<br>with pull-up | -60  | -33      | -6   | μА   |
| Low Level Output Leakage Current  | I <sub>OZL</sub>  | VOL = VSS                         | Input other than            | _    | 0.4      |      | _    |
|                                   |                   |                                   | the above                   | -1   | -0.1     | _    | μΑ   |
| Power Supply Current (Operating)  | I <sub>DDO</sub>  | _                                 | _                           | _    | 20       | 30   | mA   |
| Power Supply Current (Stand-by)   | I <sub>DDS</sub>  | PWDWN = "L"                       |                             | _    | 10       | 50   | μΑ   |
| Input Capacitance                 | Cı                | _                                 | _                           | _    | _        | 15   | pF   |
| Output Load Capacitance           | C <sub>LOAD</sub> | _                                 | _                           |      | _        | 20   | pF   |

 $(V_{DD} = 4.5 \text{ V to } 5.5 \text{ V}, \text{ Ta} = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ 

| (VDD = 4.0 V to 0.0 V, Tu = 40 0 to To |                   |                                   |                  |                 |          |      |    |
|----------------------------------------|-------------------|-----------------------------------|------------------|-----------------|----------|------|----|
| Parameter                              | Symbol            | Cond                              | Min.             | Тур.            | Max.     | Unit |    |
| High Level Output Voltage              | V <sub>OH</sub>   | $I_{OH} = 40 \mu A$               | 4.2              |                 | $V_{DD}$ | V    |    |
| Low Level Output Voltage               | V <sub>OL</sub>   | I <sub>OL</sub> = 1.6 mA          |                  | 0               |          | 0.4  | ٧  |
| High Lavel Innut Comment               |                   | $V_{IH} = V_{DD}$                 |                  | _               | 0.1      | 10   | μА |
| High Level Input Current               | I <sub>IH</sub>   | MS with pull-d                    | 10               | 100             | 200      | μА   |    |
| Law Law Law Command                    |                   | V <sub>IL</sub> = V <sub>SS</sub> | -10              | -0.1            | _        | μΑ   |    |
| Low Level Input Current                | I <sub>IL</sub>   | SF1, SF2 with                     | -100             | -50             | -10      | μА   |    |
| High Level Output Leakage Current      | I <sub>OZH</sub>  | $V_{OH} = V_{DD}$                 | _                | 0.1             | 10       | μА   |    |
| Low Level Output Leakage Current       | I <sub>OZL</sub>  | V <sub>OL</sub> = V <sub>SS</sub> | PD15 to PD0      | -100            | -50      | -10  | Λ. |
|                                        |                   |                                   | with pull-up     |                 |          |      | μΑ |
| Low Level Output Leakage Guitein       |                   |                                   | Input other than | 10              | -0.1     | _    | μА |
|                                        |                   |                                   | the above        | <del>-</del> 10 |          |      |    |
| Power Supply Current (Operating)       | I <sub>DDO</sub>  | _                                 |                  | _               | 30       | 45   | mA |
| Input Capacitance                      | I <sub>DDS</sub>  | PWDWN = "L"                       |                  | _               | 10       | 50   | μА |
| Input Capacitance                      | Cı                | _                                 |                  | _               | _        | 15   | pF |
| Output Load Capacitance                | C <sub>LOAD</sub> | _                                 |                  | _               | _        | 20   | pF |

# **Echo Canceler Characteristics (Refer to Characteristics Diagram)**

| Parameter                                                                        | Symbol           | Condition                                                                                                                                      | Min. | Тур. | Max. | Unit |
|----------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Echo Attenuation                                                                 | L <sub>RES</sub> | $R_{IN} = -10 \text{ dBm0}$<br>(5 kHz band white noise)<br>E. R. L. (echo return loss)<br>= 6 dB<br>$T_D = 20 \text{ ms}$<br>ATT, GC, NLP: OFF | _    | 30   | _    | dB   |
| Cancelable Echo Delay Time for a<br>Single Chip or a Master Chip in a<br>Cascade | T <sub>D</sub>   | R <sub>IN</sub> = -10 dBm0<br>(5 kHz band white noise)<br>E. R. L. = 6 dB                                                                      | _    | _    | 23   | ms   |
| Cancelable Echo Delay Time for a Slave Chip in a Cascade                         | T <sub>DS</sub>  | ATT, GC, NLP: OFF                                                                                                                              | _    | _    | 31   | ms   |

# **AC Characteristics**

 $(Ta = -40^{\circ}C \text{ to } +85^{\circ}C)$ 

| Davamatav                                  | Symbol           | V <sub>DD</sub> = 2.7 V to 3.6 V |                   |                                    | V <sub>DD</sub> = 4.5 V to 5.5 V |                   |                                    | I I a i i |
|--------------------------------------------|------------------|----------------------------------|-------------------|------------------------------------|----------------------------------|-------------------|------------------------------------|-----------|
| Parameter                                  |                  | Min.                             | Тур.              | Max.                               | Min.                             | Тур.              | Max.                               | Unit      |
| Clock Frequency                            | _ f              | _                                | 19.2              | _                                  | _                                | 19.2              | _                                  | N/III     |
| When Internal Sync Signal is not used      | f <sub>C</sub>   | 17.5                             | _                 | 20                                 | 17.5                             | _                 | 20                                 | MHz       |
| Clock Cycle Time                           |                  | _                                | 52.08             | _                                  | _                                | 52.08             | _                                  |           |
| When Internal Sync Signal is not used      | t <sub>MCK</sub> | 50                               | _                 | 57.14                              | 50                               | _                 | 57.14                              | ns        |
| Clock Duty Ratio                           | t <sub>DMC</sub> | 40                               | _                 | 60                                 | 40                               | _                 | 60                                 | ns        |
| Clock "H" Level Pulse Width                | _                | 00.0                             |                   | 04.0                               | 00.0                             |                   | 01.0                               |           |
| fc = 19.2 MHz                              | t <sub>MCH</sub> | 20.8                             | _                 | 31.3                               | 20.8                             | _                 | 31.3                               | ns        |
| Clock "L" Level Pulse Width                |                  | 00.0                             |                   | 04.0                               |                                  |                   | 04.0                               |           |
| fc = 19.2 MHz                              | t <sub>MCL</sub> | 20.8                             |                   | 31.3                               | 20.8                             |                   | 31.3                               | ns        |
| Clock Rise Time                            | t <sub>r</sub>   | _                                | _                 | 5                                  | _                                | _                 | 5                                  | ns        |
| Clock Fall Time                            | t <sub>f</sub>   | _                                | _                 | 5                                  | _                                | _                 | 5                                  | ns        |
| Sync Clock Output Time                     | t <sub>DCM</sub> | _                                | _                 | 30                                 | _                                | _                 | 30                                 | ns        |
| Internal Sync Clock Frequency              | f <sub>CO</sub>  | _                                | 256               | _                                  | _                                | 256               | _                                  | kHz       |
| Internal Sync Clock Output Cycle Time      | tco              | _                                | 3.9               | _                                  | _                                | 3.9               | _                                  | μs        |
| Internal Sync Clock Duty Ratio             | t <sub>DCO</sub> | _                                | 50                | _                                  | _                                | 50                | _                                  | %         |
| Internal Sync Signal Output Delay Time     | t <sub>DCC</sub> | _                                | _                 | 5                                  | _                                | _                 | 5                                  | ns        |
| Internal Sync Signal Period                | t <sub>CYO</sub> | _                                | 125               | _                                  | _                                | 125               | _                                  | μs        |
| Internal Sync Signal Output Width          | twso             | _                                | tco               | _                                  | _                                | t <sub>CO</sub>   | _                                  | μs        |
| Transmit/receive Operation Clock Frequency | f <sub>SCK</sub> | 64                               | _                 | 2048                               | 64                               | _                 | 2048                               | kHz       |
| Transmit/receive Sync Clock Cycle Time     | t <sub>SCK</sub> | 0.488                            | _                 | 15.6                               | 0.488                            | _                 | 15.6                               | μs        |
| Transmit/receive Sync Clock Duty Ratio     | t <sub>DSC</sub> | 40                               | 50                | 60                                 | 40                               | 50                | 60                                 | %         |
| Transmit/receive Sync Signal Period        | t <sub>CYC</sub> | 123                              | 125               | _                                  | 123                              | 125               | _                                  | μs        |
| Cuna Timina                                | t <sub>XS</sub>  | 45                               | _                 | _                                  | 45                               | _                 | _                                  | ns        |
| Sync Timing                                | t <sub>SX</sub>  | 45                               | _                 | _                                  | 45                               | _                 | _                                  | ns        |
| Sync Signal Width                          | t <sub>WSY</sub> | t <sub>SCK</sub>                 | _                 | t <sub>CYC</sub> -t <sub>SCK</sub> | t <sub>SCK</sub>                 | _                 | t <sub>CYC</sub> -t <sub>SCK</sub> | μs        |
| Receive Signal Setup Time                  | t <sub>DS</sub>  | 45                               | _                 | _                                  | 45                               | _                 | _                                  | ns        |
| Receive Signal Hold Time                   | t <sub>DH</sub>  | 45                               | _                 | _                                  | 45                               | _                 | _                                  | ns        |
| Receive Data Input Time                    | t <sub>ID</sub>  | _                                | 7t <sub>SCK</sub> | -                                  | _                                | 7t <sub>SCK</sub> | _                                  | μs        |
| IRLD Signal Output Delay Time              | t <sub>DIC</sub> | _                                | _                 | 138                                | _                                | _                 | 138                                | ns        |
| IRLD Signal Output Width                   | t <sub>WIR</sub> | _                                | t <sub>SCK</sub>  | _                                  | _                                | t <sub>SCK</sub>  | _                                  | μs        |
| Carial Output Dalay Time                   | t <sub>SD</sub>  | _                                | _                 | 90                                 | _                                | _                 | 90                                 | ns        |
| Serial Output Delay Time                   | t <sub>XD</sub>  | _                                | _                 | 90                                 | _                                | _                 | 90                                 | ns        |
| Reset Signal Input Width                   | t <sub>WR</sub>  | 1                                | _                 | _                                  | 1                                | _                 | _                                  | μs        |
| Reset Start Time                           | t <sub>DRS</sub> | 5                                | _                 | _                                  | 5                                | _                 |                                    | ns        |
| Reset End Time                             | t <sub>DRE</sub> |                                  | _                 | 52                                 |                                  | _                 | 52                                 | ns        |
| Processing Operation Start Time            | t <sub>DIT</sub> | 100                              | _                 | _                                  | 100                              | _                 | _                                  | μs        |

# **AC Characteristics (Continued)**

 $(Ta = -40^{\circ}C \text{ to } +85^{\circ}C)$ 

| Davasatav                         | Comple ed        | $V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ |                     |      | V <sub>DD</sub> = 4.5 V to 5.5 V |                     |      | Unit |
|-----------------------------------|------------------|--------------------------------------------|---------------------|------|----------------------------------|---------------------|------|------|
| Parameter                         | Symbol           | Min.                                       | Тур.                | Max. | Min.                             | Тур.                | Max. | Oill |
| Power Down Start Time             | t <sub>DPS</sub> | _                                          | _                   | 111  | _                                | _                   | 111  | ns   |
| Power Down End Time               | t <sub>DPE</sub> | _                                          | _                   | 15   | _                                | _                   | 15   | ns   |
| Control Pin Setup Time (INT)      | t <sub>DTS</sub> | 20                                         | _                   | _    | 20                               | _                   | _    | ns   |
| Control Pin Hold Time (INT)       | t <sub>DTH</sub> | 120                                        | _                   | _    | 120                              | _                   | _    | ns   |
| Control Pin Setup Time (RST)      | t <sub>DSR</sub> | 20                                         | _                   | _    | 20                               | _                   | _    | ns   |
| Control Pin Hold Time (RST)       | t <sub>DHR</sub> | 10                                         | _                   | _    | 10                               | _                   | _    | ns   |
| Parallel Data Output Signal Width | t <sub>WPD</sub> | _                                          | 2t <sub>MCK</sub>   | _    | _                                | 2t <sub>MCK</sub>   | _    | ns   |
| Flag Signal Output Time           | t <sub>DF</sub>  | _                                          | t <sub>MCK</sub>    | _    | _                                | t <sub>MCK</sub>    | _    | ns   |
| Flag Signal Output Width          | t <sub>WFO</sub> | _                                          | t <sub>MCK</sub> /2 | _    | _                                | t <sub>MCK</sub> /2 | _    | ns   |
| Flag Signal Input Width           | t <sub>WFI</sub> | _                                          | t <sub>WFO</sub>    | _    | _                                | t <sub>WFO</sub>    | _    | ns   |
| Data Read Setup Time              | t <sub>FS</sub>  |                                            | 20                  | _    | _                                | 20                  | _    | ns   |
| Data Read Hold Time               | f <sub>FH</sub>  | _                                          | 10                  | _    | _                                | 10                  | _    | ns   |

# TIMING DIAGRAM Clock Timing



## **Serial Input Timing**



#### **Serial Output Timing**



# **Operation Timing After Reset**



Note:  $\overline{\text{INT}}$  is invalid in the diagonally shaded interval.

#### **Power Down Timing**



#### **Control Pin Load-in Timing**



#### **Parallel Output Timing**



## **Parallel Input Timing**



#### **HOW TO USE THE MSM7602**

The MSM7602 cancels (based on the RIN signal) the echo which returns to SIN. Connect the base signal to the R side and the echo generated signal to the S side.

#### **Connection Methods According to Echos**

Example 1: Canceling acoustic echo (to handle acoustic echo from line input)



Example 2: Canceling line echo (to handle line echo from microphone input)



Example 3: Canceling line echo in a cascade connection (to handle line echo from microphone input)



Example 4: Canceling of both acoustic echo and line echo (to handle both acoustic echo from line input and line echo from microphone input)



#### **Control Pin Connection Example**

Single chip connection



Asterisk (\*) indicates a pin only for the MSM7602-011

2-stage cascade connection Master + (slave × 1)



# 4-stage cascade connection Master + (slave × 3)



## **Internal Clock Generator Circuit Example**



#### **External Clock Input Circuit Example**



#### **ECHO CANCELER CHARACTERISTICS DIAGRAM**



Measurement Conditions RIN input = -10 dBm 5 kHz band white noise (0 dBm = 2.2 dBm0) Echo delay time  $T_D = 20$  ms ATT, GC, NLP = OFF Power supply voltage 5 V



Measurement Conditions RIN input: 5 kHz band white noise Echo delay time  $T_D$  = 20 ms ERL = 6 dB ATT, GC, NLP = OFF Power supply voltage 5 V



Measurement Conditions RIN input = -10 dBm 5 kHz band white noise (0 dBm = 2.2 dBm0)

ERL = 6 dB ATT, GC, NLP = OFF The second through seventh chips are connected in a cascade. Power supply voltage 5 V

The characteristics above are for the MSM7543 ( $V_{DD}$  5 V,  $\mu$ -law interface). The MSM7566 ( $V_{DD}$  3 V,  $\mu$ -law interface) provides the same characteristics without input and output levels. Refer to are PCM CODEC data sheet.

MSM7543 (for both transmit and receive)

 $0 \text{ dBm}0 = 0.6007 \text{ Vrms} = -2.2 \text{ dBm } (600 \Omega)$ 

MSM7566 (for transmit side)

Note:

 $0 \text{ dBm}0 = 0.35 \text{ Vrms} = -6.9 \text{ dBm} (600 \Omega)$ 

(for receive side)

 $0 \text{ dBm}0 = 0.5 \text{ Vrms} = -3.8 \text{ dBm} (600 \Omega)$ 

#### **Measurement System Block Diagram**



# APPLICATION CIRCUIT Bidirectional Connection Example

Use the MSM7704-01GS-VK for PCM CODEC when  $V_{DD}$  3V. The MSM7533 and MSM7704 are pin compatible.



# Cascade Connection Example



#### **NOTES ON USE**

 Set echo return loss (ERL) to be attenuated. If the echo return loss is set to be amplified, the echo can not be eliminated.
 Refer to the characteristics diagram for ERL vs. echo attenuation quantity.

- 2. Set the level of the analog input so that the PCM CODEC does not overflow.
- 3. The recommended input level is -10 to -20 dBm0. Refer to the characteristics diagram for the RIN input level vs. echo attenuation quantity.
- 4. Applying the tone signal to this echo canceler for long duration may decrease echo attenuation.

When used with the HD pin "L" (howling detector ON), this echo canceler may operate faultily if, while a signal is input to the RIN pin, a tone signal with a higher level than the signal being input to RIN is input to the SIN pin.

A signal should therefore be input either to the RIN pin or to the SIN pin. If, however, the tone signal is input to the SIN pin while a signal is input to the RIN pin, the ADP, HD, or HCL pin must be set to "H".

- 5. For changes in the echo path (retransmit, circuit switching during transmission, and so on), convergence may be difficult.
  - Perform a reset, to make it converge.
  - If the state of the echo path changes after a reset, convergence may again be difficult. In cases such as a change in the echo path, perform a reset each time.
- 6. When turning the power ON, set the <u>PWDWN</u> pin to "1" and input the basic clock simultaneously with power ON.
  - If powering down immediately after power ON, be sure fast input 10 or more clocks of the basic clock.
- 7. After powering ON, be sure to reset.
- 8. After the power down mode is released (when the <u>PWDWN</u> pin is changed to "H" from "L"), be sure to reset the device.
- 9. If this canceler is used to cancel acoustic echoes, an echo attenuation may be less than 30 dB.

## **EXPLANATION OF TERMS**

Attenuating Function: This function prevents howling and controls the noise level with

the attenuator for the RIN input and SOUT output. Refer to the

explanation of pins (ATT pin).

Echo Attenuation: If there is talking (input only to RIN) in the path of a rising echo

arises, the echo attenuation refers to the difference in the echo return loss (canceled amount) when the echo canceler is not used

and when it is used.

Echo attenuation = (SOUT level during through mode operation)

- (SOUT level during echo canceler operation) [dB]

Echo Delay Time: This is the time from when the signal is output from ROUT until it

returns to SIN as an echo.

Acoustic Echo: When using a hands free phone, and so on, the signal output from

the speaker echoes and is input again to the microphone. The

return signal is referred to as acoustic echo.

Telephone Line Echo: This is a signal which is delayed midway in a telephone line and

returns as an echo, due to reasons such as a hybrid impedance

mismatch.

Gain Control Function: This function prevents howling and controls the sound level with

a gain controller for the RIN input. Refer to the explanation of pins

(GC pin).

Center Clipping Function: This function forces the SOUT output to a minimum value when

the signal is below –54 dBm0. Refer to the explanation of pins (NLP

pin).

Double Talk Detection: Double talk refers to a state in which the SIN and RIN signals are

input simultaneously. In a double talk state, a signal outside the echo signal which is to be canceled can be input to the SIN input,

resulting in misoperation.

The double talk detector prevents such misoperation of the canceler.

Howling Detection: This is the oscillating state caused by the acoustic coupling between

the loud speaker and the microphone during hands free talking. Howling not only interferes with talking, but can also cause in

misoperation of the echo canceler.

The howling detector prevents such misoperation and prevents

howling.

Echo Return Loss (ERL): When the signal output from ROUT returns to SIN as an echo, ERL

refers to how much loss there is in the signal level during ROUT. ERL = (ROUT level) – (SIN level of the ROUT signal which returns

as an echo) [dB]

If ERL is positive (ROUT > SIN), the system is an attenuator system.

If ERL is negative (ROUT < SIN), the system is an amplifier system.

PHS: Personal Handy Phone System.

#### APPENDIX Differences Between the MSM7602 and the MSM7520/7620

#### Introduction

The MSM7602 is the improved version of the MSM7520 with improved usage. Thus, there are no differences in echo canceling characteristics.

#### **Enhancements**

• A new clock frequency of 19.2 MHz.

The basic clock frequency of the MSM7520/7620 was 18 or 38 MHz, while the basic clock frequency of MSM7602 is 19.2 MHz. (MSM7602 can be applied at a frequency of 18 MHz. However, external SYNC and SCK are required because the periods of SYNCO and SCKO are varied.)

Adoption of full-fledged 8-bit data through-mode

In the through-mode for the MSM7520 (HCL pin: "H"), an internally processed PCM signal was used. Therefore, only the negative minimum value ( $7F_{HEX}$ ) was converted into the corresponding positive minimum value ( $FF_{HEX}$ ).

Analog to analog conversion causes no problem since both values are the minimum ones, but data transfer in the through-mode encounters problems. Hence, in the MSM7620/7602, the complete data trough-mode has been implemented.

• Control of input timing to control pins (NLP, HCL, ADP, ATT and GC)

In MSM7520, asynchronous changes in a control pin may result in malfunctioning. This problem stems from the fact that information on control pins is checked several times during the execution of a program over one cycle and the state of a control pin is changed between the first and second half periods.

The MSM7620/7602 provides an internal circuit for using an INT signal to hold control pin information for one cycle. Thus, external timing control is not needed.

The howling detector control pin (HD) is added.

The MSM7602 can prevent the false detection of the howling detecter cause by tone signals by providing the howling detecter control pins.

• Introduction of 256 kHz internal clock output (SCKO) for PCM transmission Internal sync signals (SYNCO and SCKO) in MSM7520/7620 are rated at 8 kHz and 200 kHz, respectively. At a frequency of 8 kHz, PCM multiplexing can be applied to no more than three channels.

In the MSM7602, SCKO is rated at 256 kHz, while SYNCO at 8 kHz. Thus, PCM multiplexing can be applied with up to four channels.

Addition of basic clock output

The use of a crystal oscillator for a clock in the MSM7520/7620 requires an oscillating circuit installed in each of two or more cascade-connected IC chips.

Since the MSM7602 supports basic clock output, only one IC chip requires an oscillating circuit. (The MSM7602-001TS-K does not provide the basic clock output.)

• Small-sized package

MSM7602 Package code Package size (mm)

MSM7602-001GS-K :28-pin SSOP :SSOP28-P-485-0.65-K :9.5 × 10.5 × 1.85

MSM7602-011GS-2K :56-pin QFP :QFP56-P-910-0.65-2K :9.5 × 10.5 × 1.85

 $MSM7520: 14.0 \times 14.0 \times 3.75 \text{ mm}$  $MSM7620: 14.0 \times 14.0 \times 2.1 \text{ mm}$ 

• Supply voltage rated at 3 volts

MSM7520/7620 4.5 V to 5.5 V 5 V typ.

MSM7602 2.7 V to 5.5 V 3.3 V or 5 V typ.

#### PACKAGE DIMENSIONS

(Unit: mm)



Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).



Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

# **REVISION HISTORY**

|              |              | Pa                  | ge                 |                                                                                                                |  |  |
|--------------|--------------|---------------------|--------------------|----------------------------------------------------------------------------------------------------------------|--|--|
| Document No. | Date         | Previous<br>Edition | Current<br>Edition | Description                                                                                                    |  |  |
| FEDL7602-03  | Nov. 2001    | _                   | _                  | Final edition 3                                                                                                |  |  |
| FEDL7602-04  | Jun. 1, 2005 | 13                  | 13                 | Revised Max. values of "Sync Timing" and "Sync Signal Width" in the Table in the "AC Characteristics" Section. |  |  |

#### **NOTICE**

1. The information contained herein can change without notice owing to product and/or technical improvements. Before using the product, please make sure that the information being referred to is up-to-date.

- 2. The outline of action and examples for application circuits described herein have been chosen as an explanation for the standard action and performance of the product. When planning to use the product, please ensure that the external conditions are reflected in the actual circuit, assembly, and program designs.
- 3. When designing your product, please use our product below the specified maximum ratings and within the specified operating ranges including, but not limited to, operating voltage, power dissipation, and operating temperature.
- 4. Oki assumes no responsibility or liability whatsoever for any failure or unusual or unexpected operation resulting from misuse, neglect, improper installation, repair, alteration or accident, improper handling, or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified operating range.
- 5. Neither indemnity against nor license of a third party's industrial and intellectual property right, etc. is granted by us in connection with the use of the product and/or the information and drawings contained herein. No responsibility is assumed by us for any infringement of a third party's right which may result from the use thereof.
- 6. The products listed in this document are intended for use in general electronics equipment for commercial applications (e.g., office automation, communication equipment, measurement equipment, consumer electronics, etc.). These products are not, unless specifically authorized by Oki, authorized for use in any system or application that requires special or enhanced quality and reliability characteristics nor in any system or application where the failure of such system or application may result in the loss or damage of property, or death or injury to humans.

  Such applications include, but are not limited to, traffic and automotive equipment, safety devices,
  - Such applications include, but are not limited to, traffic and automotive equipment, safety devices, aerospace equipment, nuclear power control, medical equipment, and life-support systems.
- 7. Certain products in this document may need government approval before they can be exported to particular countries. The purchaser assumes the responsibility of determining the legality of export of these products and will take appropriate and necessary steps at their own expense for these.
- 8. No part of the contents contained herein may be reprinted or reproduced without our prior permission.

Copyright 2005 Oki Electric Industry Co., Ltd.