



# **OKI Semiconductor**

# **FEDR27T12800J-02-07** Issue Date: Jul. 9, 2004

# MR27T12800J

admatec

8M-Word × 16-Bit or 16M-Word × 8-Bit P2ROM

#### **FEATURES**

 $\cdot 8,388,608$ -word  $\times$  16-bit/16,777,216-word  $\times$  8-bit electrically switchable configuration

- · Access time
  - · MR27T12800J-xxxTN, MR27T12800J-xxxTY
    - · 2.7 V to 3.6 V power supply 90 ns MAX
  - · MR27T12800J-xxxTNE, MR27T12800J-xxxTYE
    - · 2.7 V to 3.0 V power supply 120 ns MAX
    - · 3.0 V to 3.6 V power supply 100 ns MAX
- · Operating current 25 mA MAX(5MHz)
- · Standby current 10 µA MAX
- · Input/Output TTL compatible
- · Three-state output

#### **PACKAGES**

- · MR27T12800J-xxxTN , MR27T12800J-xxxTNE 48-pin plastic TSOP (TSOP I 48-P-1220-0.50-1K)
- · MR27T12800J-xxxTY, MR27T12800J-xxxTYE 48-pin plastic TSOP (TSOP I 48-P-1220-0.50-L)

#### P2ROM ADVANCED TECHNOLOGY

P2ROM stands for Production Programmed ROM. This exclusive Oki technology utilizes factory test equipment for programming the customers code into the P2ROM prior to final production testing. Advancements in this technology allows production costs to be equivalent to MASKROM and has many advantages and added benefits over the other non-volatile technologies, which include the following;

- Short lead time, since the P2ROM is programmed at the final stage of the production process, a large P2ROM inventory "bank system" of un-programmed packaged products are maintained to provide an aggressive lead-time and minimize liability as a custom product.
- No mask charge, since P2ROMs do not utilize a custom mask for storing customer code, no mask charges apply.
- No additional programming charge, unlike Flash and OTP that require additional programming and handling costs, the P2ROM already has the code loaded at the factory with minimal effect on the production throughput. The cost is included in the unit price.
- Custom Marking is available at no additional charge.
- · Pin Compatible with Mask ROM



#### PIN CONFIGURATION (TOP VIEW) MR27T12800J-xxxTN MR27T12800J-xxxTNE BYTF# 48 Vss A16 47 Vss A15 46 D15/A-1 A14 45 D7 44 D14 A13 43 D6 A12 42 D13 A11 41 D5 A10 40 D12 Α9 39 D4 Α8 A19 38 V<sub>CC</sub> A21 12 37 V<sub>CC</sub> 36 A22 A20 35 D11 A18 34 D3 A17 33 D10 Α7 32 D2 A6 31 D9 A5 30 D1 A4 29 D8 28 D0 A3 20 A2 A1 22 27 OE # A0 26 Vss 25 Vss CE# MR27T12800J-xxxTY MR27T12800J-xxxTYE BYTE# Vss 47 Vss 2 A16 D15/A-1 A15 D7 A14 D14 A13 D6 A12 D13 A11 D5 41 A10 D12 Α9 D4 10 **A8** $V_{CC}$ A19 $V_{\text{CC}}$ A21 A22 D11 A18 D3 15 A17 D10 16 Α7 17 D2 A6 D9 18 D1 19 A4 20 D8 29 А3 D0 A2 27 OF# Α1 Vss 48TSOP(Type



#### **BLOCK DIAGRAM**



In 8-bit output mode, these pins are placed in a high-Z state and pin D15 functions as the A-1 address pin.

#### PIN DESCRIPTIONS

| Pin name        | Functions                   |  |  |  |
|-----------------|-----------------------------|--|--|--|
| D15 / A-1       | Data output / Address input |  |  |  |
| A0 to A22       | Address inputs              |  |  |  |
| D0 to D14       | Data outputs                |  |  |  |
| CE#             | Chip enable input           |  |  |  |
| OE#             | Output enable input         |  |  |  |
| BYTE#           | Word / Byte select input    |  |  |  |
| V <sub>CC</sub> | Power supply voltage        |  |  |  |
| Vss             | Ground                      |  |  |  |



#### **FUNCTION TABLE**

| Mode           | CE#   | OE#  | BYTE# | V <sub>CC</sub> | D0 to D7         | D8 to D14        | D15/A-1 |       |  |
|----------------|-------|------|-------|-----------------|------------------|------------------|---------|-------|--|
| Read (16-Bit)  | L     | L    | Н     |                 |                  | D <sub>OUT</sub> |         |       |  |
| Read (8-Bit)   | L     | L    | L     | 0.7./           | D <sub>OUT</sub> | Hi–Z             | L/H     |       |  |
| Output disable |       | - 11 | Н     | 2.7 V           |                  | Hi–Z             |         |       |  |
| Output disable | L     | Н    | L     | to<br>3.6 V     |                  | *                |         |       |  |
| Otan dlavi     | H * H |      |       |                 | Н                | 3.0 V            |         | 11: 7 |  |
| Standby        | Н     | *    | L     |                 |                  | Hi–Z             | *       |       |  |

<sup>\*:</sup> Don't Care (H or L)

#### **ABSOLUTE MAXIMUM RATINGS**

| Parameter                        | Symbol         | Condition                   | Value                        | Unit |
|----------------------------------|----------------|-----------------------------|------------------------------|------|
| Operating temperature under bias | Та             |                             | 0 to 70                      | °C   |
| Storage temperature              | Tstg           | _                           | -55 to 125                   | °C   |
| Input voltage                    | VI             |                             | -0.5 to V <sub>CC</sub> +0.5 | V    |
| Output voltage                   | Vo             | relative to V <sub>SS</sub> | -0.5 to V <sub>CC</sub> +0.5 | V    |
| Power supply voltage             | Vcc            |                             | –0.5 to 5                    | V    |
| Power dissipation per package    | P <sub>D</sub> | Ta = 25°C                   | 1.0                          | W    |
| Output short circuit current     | los            | _                           | 10                           | mA   |

#### RECOMMENDED OPERATING CONDITIONS

 $(Ta = 0 \text{ to } 70^{\circ}C)$ 

| Parameter                            | Symbol          | Condition                                | Min.   | Тур. | Max.                  | Unit |
|--------------------------------------|-----------------|------------------------------------------|--------|------|-----------------------|------|
| V <sub>CC</sub> power supply voltage | Vcc             |                                          | 2.7    | _    | 3.6                   | V    |
| Input "H" level                      | V <sub>IH</sub> | $V_{CC} = 2.7 \text{ to } 3.6 \text{ V}$ | 2.2    | _    | V <sub>CC</sub> +0.5* | V    |
| Input "L" level                      | $V_{IL}$        |                                          | -0.5** | _    | 0.6                   | V    |

# Voltage is relative to V<sub>SS</sub>.

- \* : Vcc+1.5V(Max.) when pulse width of overshoot is less than 10ns.
- \*\*: -1.5V(Min.) when pulse width of undershoot is less than 10ns.

# PIN CAPACITANCE

 $(V_{CC} = 3.0 \text{ V}, \text{Ta} = 25^{\circ}\text{C}, \text{f} = 1 \text{ MHz})$ 

| Parameter | Symbol           | Condition            | Min. | Тур. | Max. | Unit |
|-----------|------------------|----------------------|------|------|------|------|
| Input     | C <sub>IN1</sub> | V <sub>I</sub> = 0 V | _    | _    | 8    |      |
| BYTE#     | C <sub>IN2</sub> | V <sub>1</sub> = 0 V | _    | _    | 200  | pF   |
| Output    | C <sub>OUT</sub> | $V_O = 0 V$          | _    | _    | 10   |      |



#### **ELECTRICAL CHARACTERISTICS**

#### DC CHARACTERISTICS

 $(V_{CC} = 2.7 \text{ to } 3.6 \text{ V}, \text{ Ta} = 0 \text{ to } 70^{\circ}\text{C})$ 

| Parameter                            | Symbol            | Condition                      | Min.   | Тур. | Max.                  | Unit |
|--------------------------------------|-------------------|--------------------------------|--------|------|-----------------------|------|
| Input leakage current                | ILI               | $V_I = 0$ to $V_{CC}$          | _      | _    | 5                     | μΑ   |
| Output leakage current               | I <sub>LO</sub>   | $V_O = 0$ to $V_{CC}$          | _      | _    | 5                     | μΑ   |
| V <sub>CC</sub> power supply current | Iccsc             | CE# = V <sub>CC</sub>          | _      | _    | 10                    | μΑ   |
| (Standby)                            | I <sub>CCST</sub> | CE# = V <sub>IH</sub>          | _      | _    | 1                     | mA   |
| V <sub>CC</sub> power supply current |                   | $CE\# = V_{IL}, OE\# = V_{IH}$ |        |      | 25                    | m Λ  |
| (Read)                               | I <sub>CCA</sub>  | f=5MHz                         |        |      | 25                    | mA   |
| Input "H" level                      | V <sub>IH</sub>   | _                              | 2.2    | _    | V <sub>CC</sub> +0.5* | V    |
| Input "L" level                      | V <sub>IL</sub>   | _                              | -0.5** | _    | 0.6                   | V    |
| Output "H" level                     | V <sub>OH</sub>   | $I_{OH} = -1 \text{ mA}$       | 2.4    | _    | _                     | V    |
| Output "L" level                     | V <sub>OL</sub>   | $I_{OL} = 2 \text{ mA}$        | _      | _    | 0.4                   | V    |

#### Voltage is relative to V<sub>SS</sub>.

<sup>\* :</sup> Vcc+1.5V(Max.) when pulse width of overshoot is less than 10ns.

<sup>\*\*: -1.5</sup>V(Min.) when pulse width of undershoot is less than 10ns.



#### **AC CHARACTERISTICS**

# - MR27T12800J-xxxTN, MR27T12800J-xxxTY

| 1 | $V_{CC} =$ | 27          | ' to | 36  | 3 V | Ta = | 0 to | 709 | (:)          |
|---|------------|-------------|------|-----|-----|------|------|-----|--------------|
| ١ | v (:(: -   | <b>∠</b> .1 | w    | ٥., | υv. | ıa – | UIU  | 70  | $\mathbf{c}$ |

| Parameter           | Symbol           | Condition                   | Min. | Max. | Unit |
|---------------------|------------------|-----------------------------|------|------|------|
| Address cycle time  | t <sub>C</sub>   |                             | 90   | _    | ns   |
| Address access time | t <sub>ACC</sub> | CE# = OE# = V <sub>IL</sub> |      | 90   | ns   |
| CE# access time     | t <sub>CE</sub>  | $OE# = V_{IL}$              |      | 90   | ns   |
| OE# access time     | toE              | CE# = V <sub>IL</sub>       |      | 30   | ns   |
| Output disable time | t <sub>CHZ</sub> | $OE# = V_{IL}$              | 0    | 20   | ns   |
| Output disable time | t <sub>OHZ</sub> | CE# = V <sub>IL</sub>       | 0    | 20   | ns   |
| Output hold time    | toH              | CE# = OE# = V <sub>IL</sub> | 0    | _    | ns   |

#### - MR27T12800J-xxxTNE, MR27T12800J-xxxTYE

 $(V_{CC} = 2.7 \text{ to } 3.6 \text{ V}, \text{ Ta} = 0 \text{ to } 70^{\circ}\text{C})$ 

| Parameter           | Symbol           | Condition                   | Min.                                          | Max.                                          | Unit |  |
|---------------------|------------------|-----------------------------|-----------------------------------------------|-----------------------------------------------|------|--|
| Address cycle time  | +-               |                             | 120(V <sub>CC</sub> = 2.7 to 3.0 V)           |                                               | ne   |  |
| Address cycle line  | t <sub>C</sub>   |                             | $100(V_{CC} = 3.0 \text{ to } 3.6 \text{ V})$ | _                                             | ns   |  |
| Address access time |                  | CE# = OE# = V <sub>II</sub> |                                               | $120(V_{CC} = 2.7 \text{ to } 3.0 \text{ V})$ | no   |  |
| Address access time | t <sub>ACC</sub> | 0E# = 0E# = V <sub>IL</sub> | _                                             | $100(V_{CC} = 3.0 \text{ to } 3.6 \text{ V})$ | ns   |  |
| CE# access time     |                  | OF# V                       |                                               | $120(V_{CC} = 2.7 \text{ to } 3.0 \text{ V})$ |      |  |
| CE# access time     | t <sub>CE</sub>  | OE# = V <sub>IL</sub>       | _                                             | $100(V_{CC} = 3.0 \text{ to } 3.6 \text{ V})$ | ns   |  |
| OE# access time     | t <sub>OE</sub>  | CE# = V <sub>IL</sub>       | _                                             | 30                                            | ns   |  |
| Output disable time | t <sub>CHZ</sub> | OE# = V <sub>IL</sub>       | 0                                             | 20                                            | ns   |  |
| Output disable time | t <sub>OHZ</sub> | CE# = V <sub>IL</sub>       | 0                                             | 20                                            | ns   |  |
| Output hold time    | t <sub>OH</sub>  | CE# = OE# = V <sub>IL</sub> | 0                                             | _                                             | ns   |  |

#### Measurement conditions

Input signal level ------0 V/3 V Input timing reference level------50 pF Output timing reference level ------1/2Vcc

#### Output load





# TIMING CHART (READ CYCLE)

# 16-Bit READ MODE (BYTE# = $V_{IH}$ )



# 8-BIT READ MODE (BYTE# = $V_{IL}$ )





#### PACKAGE DIMENSIONS

(Unit: mm)



Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).



(Unit: mm)



Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).



# **REVISION HISTORY**

| Document            |               | Page                |                    |                                                                                     |
|---------------------|---------------|---------------------|--------------------|-------------------------------------------------------------------------------------|
| No.                 | Date          | Previous<br>Edition | Current<br>Edition | Description                                                                         |
| FEDR27T12800J-02-01 | July. 2002    | ı                   | ı                  |                                                                                     |
| FEDR27T12800J-02-02 | Jan. 2003     | 1, 5                | 1, 5               | Change tC, tACC, tCE to 120ns                                                       |
| FEDR27T12800J-02-03 | Jan. 2003     | 1                   | 1                  | Added P/N to MR27T12800J-xxxTNE                                                     |
| FEDR27T12800J-02-04 | Feb. 2003     | 1, 5                | 1, 5               | Added MR27T12800J-xxxTY                                                             |
| FEDR27T12800J-02-05 | Mar. 10, 2003 | 1, 5                | 1, 5               | 1.Change tC, tACC, tCE<br>to 90ns(MR27T12800J-xxxTY)<br>2. Added MR27T12800J-xxxTYE |
| FEDR27T12800J-02-06 | Jun. 4, 2003  | 3, 4, 5             | 3, 4, 5            | Change Ta to 0°C                                                                    |
| FEDR27T12800J-02-07 | Jul. 9, 2004  | 3                   | 3                  | Add P <sub>D</sub> condition and I <sub>OS</sub> = 10mA                             |



#### **NOTICE**

- 1. The information contained herein can change without notice owing to product and/or technical improvements. Before using the product, please make sure that the information being referred to is up-to-date.
- 2. The outline of action and examples for application circuits described herein have been chosen as an explanation for the standard action and performance of the product. When planning to use the product, please ensure that the external conditions are reflected in the actual circuit, assembly, and program designs.
- 3. When designing your product, please use our product below the specified maximum ratings and within the specified operating ranges including, but not limited to, operating voltage, power dissipation, and operating temperature.
- 4. Oki assumes no responsibility or liability whatsoever for any failure or unusual or unexpected operation resulting from misuse, neglect, improper installation, repair, alteration or accident, improper handling, or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified operating range.
- 5. Neither indemnity against nor license of a third party's industrial and intellectual property right, etc. is granted by us in connection with the use of the product and/or the information and drawings contained herein. No responsibility is assumed by us for any infringement of a third party's right which may result from the use thereof.
- 6. The products listed in this document are intended for use in general electronics equipment for commercial applications (e.g., office automation, communication equipment, measurement equipment, consumer electronics, etc.). These products are not, unless specifically authorized by Oki, authorized for use in any system or application that requires special or enhanced quality and reliability characteristics nor in any system or application where the failure of such system or application may result in the loss or damage of property, or death or injury to humans.
  - Such applications include, but are not limited to, traffic and automotive equipment, safety devices, aerospace equipment, nuclear power control, medical equipment, and life-support systems.
- 7. Certain products in this document may need government approval before they can be exported to particular countries. The purchaser assumes the responsibility of determining the legality of export of these products and will take appropriate and necessary steps at their own expense for these.
- 8. No part of the contents contained herein may be reprinted or reproduced without our prior permission.

Copyright 2004 Oki Electric Industry Co., Ltd.

