# **ML9213**

56-Bit Duplex/Triplex (1/2 duty/1/3 duty) VFD Controller/Driver with Anode Digital Dimming

### **GENERAL DESCRIPTION**

The ML9213 is a full CMOS controller/driver for Duplex or Triplex (1/2 duty or 1/3 duty) vacuum fluorescent display tube. It consists of a 56-segment driver multiplexed to drive up to 168 segments, and 10-bit digital dimming circuit.

ML9213 features a selection of a master mode and a slave mode, and therefore it can be used to expand segments for the VFD driver with keyscan and A/D converter function.

ML9213 provides an interface with a microcontroller only by three signal lines: DATA IN, CLOCK and CS.

### **FEATURES**

• Logic supply voltage ( $V_{DD}$ ) : 5.0 V ±10% • Driver supply voltage ( $V_{DISP}$ ) : 8.0 to 18.0 V

Duplex/Triplex (1/2 duty / 1/3 duty) selectable
 DUP/TRI = 1/2 duty selectable at "H" level
 DUP/TRI = 1/3 duty selectable at "L" level

• Number of display segments

112 segments max. (during 1/2 duty mode) 168 segments max. (during 1/3 duty mode)

• Master/Slave selectable

 $M/\overline{S}$  = "H" level : Master mode  $M/\overline{S}$  = "L" level : Slave mode

• Interface with a microcontroller

Three lines: CS, CLOCK, and DATA IN

• 56-segment driver outputs :  $I_{OH} = -5.0$  mA at  $V_{OH} = V_{DISP} - 0.8$  V (SEG1 to 37) (can be directly connected to VFD tube :  $I_{OH} = -10.0$  mA at  $V_{OH} = V_{DISP} - 0.8$  V (SEG38 to 56)

and requires no external resistors)  $I_{OL} = 500 \ \mu A \ at \ V_{OL} = 2.0 \ V \ (SEG1 \ to 56)$   $I_{OH} = -5.0 \ mA \ at \ V_{OH} = V_{DISP} - 0.8 \ V$ 

(requires external drivers)  $I_{OL} = 10.0 \text{ mA at } V_{OL} = 2.0 \text{ V}$ • Logic outputs  $I_{OL} = -200 \text{ } \mu\text{A at } V_{OL} = 0.8 \text{ V}$   $I_{OL} = 200 \text{ } \mu\text{A at } V_{OL} = 0.8 \text{ V}$ 

• Built-in anode digital dimming circuit (10-bit resolution)

• Built-in oscillation circuit (external resistor and capacitor)

• Built-in Power-On-Reset circuit

• Package options:

80-pin plastic QFP (QFP80-P-1420-0.80-BK) Product name: ML9213GA 80-pin plastic QFP (QFP80-P-1414-0.65-K) Product name: ML9213GP

This version: Oct. 2001

### **BLOCK DIAGRAM**



### PIN CONFIGURATION (TOP VIEW)



NC: No connection

ML9213GA 80-Pin Plastic QFP (QFP80-P-1420-0.80-BK)



NC: No connection

ML9213GP 80-Pin Plastic QFP (QFP80-P-1414-0.65-K)

# PIN DESCRIPTIONS

|                   | Р                     | Pin                   |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
|-------------------|-----------------------|-----------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Symbol            | ML9213GA              | ı                     | Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| V <sub>DISP</sub> | 65, 80                | 63, 78                | _    | Power supply pins for VFD driver circuit. These should be connected externally.                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| $V_{DD}$          | 25                    | 23                    | _    | Power supply pin for logic drive.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| D-GND             | 24, 40                | 22, 38                | _    | D-GND is ground pin for the VFD driver circuit. L-GND is ground                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| L-GND             | 33                    | 31                    | _    | pin for the logic circuit. These should be connected externally.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| SEG1 to 37        | 42 to 64,<br>66 to 79 | 40 to 62,<br>64 to 77 | 0    | Segment (anode) signal output pins for a VFD tube. These pins can be directly connected to the VFD tube. External circuit is not required. $I_{OH}\!\leq\!-5~\text{mA}$                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| SEG38 to 56       | 1 to 19               | 79, 80,<br>1 to 17    | 0    | Segment (anode) signal output pins for a VFD tube. These pins can be directly connected to the VFD tube. External circuit is not required. $I_{OH}\!\leq\!-10~\text{mA}$                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| GRID1             | 20                    | 18                    |      | Inverted Grid signal output pins. Since these pins are connected                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| GRID2             | 21                    | 19                    | 0    | to the pre-driver, an external circuit is required.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| GRID3             | 22                    | 20                    |      | $I_{OL} \le 10 \text{ mA}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| CS                | 29                    | 27                    | I    | Chip select input pin. Data is not transferred when CS is set to a Low level.                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| CLOCK             | 30                    | 28                    | I    | Shift clock input pin. Serial data shifts at the rising edge of the CLOCK.                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| DATA IN           | 31                    | 29                    | I    | Serial data input pin (positive logic). Data is input to the shift register at the rising edge of the CLOCK signal.                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| DUP/TRI           | 35                    | 33                    | ı    | Duplex/Triplex operation select input pin. Duplex (1/2 duty) operation is selected when this pin is set to $V_{DD}$ . Triplex (1/3 duty) operation is selected when this pin is set to L-GND.                                                                                                                                                                                                                                                                                                                             |  |  |  |
| M/S               | 36                    | 34                    | I    | Master/Slave mode select input pin. Master mode is selected when this pin is set to $V_{\rm DD}$ . Slave mode is selected when this pin is set to L-GND.                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| DIM IN            | 26                    | 24                    | ı    | Dimming pulse input. When the slave mode is selected, connect this pin to the master side DIM OUT pin. The pulse width of all the segment outputs is controlled by an input pulse width of DIM IN. When the master mode is selected, input to this pin is ignored; therefore, connect this pin to $V_{\text{DD}}$ or L-GND. The pulse width of all the segment outputs is controlled by the built-in digital dimming circuit, and the pulse width of all the grid outputs is controlled by the internal timing generator. |  |  |  |
| SYNC IN1          | 27                    | 25                    | ı    | Synchronous signal input.  When the slave mode is selected, connect these pins to the master side SYN COUT1 and 2 pins.                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| SYNC IN2          | 28                    | 26                    | '    | When the master mode is selected, input to these pins is ignored; therefore, connect these pins to V <sub>DD</sub> or L-GND.                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| DIM OUT           | 39                    | 37                    | 0    | Dimming pulse output. Connect this pin to the slave side DIM IN pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |

| Currele el | Р        | in       | T    | D                                                                                                                                            |  |  |  |  |
|------------|----------|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Symbol     | ML9213GA | ML9213GP | Туре | Description                                                                                                                                  |  |  |  |  |
| SYNC OUT1  | 38       | 36       | 0    | Synchronous signal output.                                                                                                                   |  |  |  |  |
| SYNC OUT2  | 37       | 35       |      | Connect these pins to the slave side SYNC IN1 and 2 pins.                                                                                    |  |  |  |  |
| OSC0       | 34       | 32       | I/O  | RC oscillator connecting pins.  Oscillation frequency depends on display tubes to be used. For details, refer to ELECTRICAL CHARACTERISTICS. |  |  |  |  |

# ABSOLUTE MAXIMUM RATINGS

| Parameter             | Symbol          |          | Condition                 | Rating                   | Unit  |
|-----------------------|-----------------|----------|---------------------------|--------------------------|-------|
| Driver Supply Voltage | $V_{DISP}$      |          | _                         | -0.3 to +20              | V     |
| Logic Supply Voltage  | $V_{DD}$        |          | _                         | -0.3 to +6.5             | V     |
| Input Voltage         | $V_{IN}$        |          | _                         | $-0.3$ to $V_{DD} + 0.3$ | V     |
| Dawar Dissipation     | C               | Ta≥25°C  | QFP80-P-1420-0.80-BK      | 342                      | mW    |
| Power Dissipation     | $P_{D}$         |          | QFP80-P-1414-0.65-K       | 343                      | IIIVV |
| Storage Temperature   | $T_{STG}$       |          | _                         | -55 to +150              | °C    |
|                       | I <sub>01</sub> |          | SEG1 to 37                | -10.0 to +2.0            | mA    |
| Output Current        | I <sub>O2</sub> |          | SEG38 to 56               | -20.0 to +2.0            | mA    |
| Output Current        | I <sub>O3</sub> |          | GRID1 to 3 −10.0 to +20.0 |                          | mA    |
|                       | I <sub>04</sub> | DIM OUT, | SYNC OUT1, SYNC OUT2      | -2.0 to +2.0             | mA    |

# RECOMMENDED OPERATING CONDITIONS

| Parameter                | Symbol           | Conditio                              | Min.         | Тур.               | Max.               | Unit |     |
|--------------------------|------------------|---------------------------------------|--------------|--------------------|--------------------|------|-----|
| Driver Supply Voltage    | $V_{DISP}$       | _                                     |              | 8.0                | 13.0               | 18.0 | V   |
| Logic Supply Voltage     | $V_{DD}$         | _                                     |              | 4.5                | 5.0                | 5.5  | V   |
| High Level Input Voltage | V <sub>IH</sub>  | All inputs excep                      | ot OSC0      | 0.8V <sub>DD</sub> | _                  | _    | V   |
| Low Level Input Voltage  | V <sub>IL</sub>  | All inputs excep                      | _            | 1                  | 0.2V <sub>DD</sub> | V    |     |
| Clock Frequency          | f <sub>C</sub>   |                                       |              | _                  |                    | 2.0  | MHz |
| Oscillation Frequency    | f <sub>osc</sub> | $R = 10 \text{ k}\Omega \pm 5\%, C =$ | = 27 pF ± 5% | 2.2                | 3.3                | 4.4  | MHz |
| Frame Fraguency          | ı                | $R = 10 \text{ k}\Omega \pm 5\%,$     | 1/3 Duty     | 179                | 269                | 358  | Hz  |
| Frame Frequency          | f <sub>FR</sub>  | $C = 27 pF \pm 5\%$                   | 1/2 Duty     | 268                | 403                | 538  | Hz  |
| Operating Temperature    | T <sub>OP</sub>  | _                                     |              | -40                |                    | +105 | °C  |

# **ELECTRICAL CHARACTERISTICS**

### **DC** Characteristics

Ta = -40 to +105°C,  $V_{DISP}$  = 8.0 to 18.0 V,  $V_{DD}$  = 4.5 to 5.5 V

| Parameter                 | Symbol            | Applied pin | Co                       | ondition                   | Min.                   | Max.               | Unit |
|---------------------------|-------------------|-------------|--------------------------|----------------------------|------------------------|--------------------|------|
| High Level Input Voltage  | V <sub>IH</sub>   | *1)         |                          | _                          | 0.8V <sub>DD</sub>     | _                  | V    |
| Low Level Input Voltage   | V <sub>IL</sub>   | *1)         |                          | _                          | _                      | 0.2V <sub>DD</sub> | V    |
| High Level Input Current  | I <sub>IH</sub>   | *1)         | V <sub>II</sub>          | $_{H} = V_{DD}$            | -1.0                   | +1.0               | μΑ   |
| Low Level Input Current   | I <sub>IL</sub>   | *1)         | $V_{\rm IL}$             | = GND                      | -1.0                   | +1.0               | μΑ   |
|                           | V <sub>OH1</sub>  | SEG1-37     |                          | $I_{OH1} = -5 \text{ mA}$  | V <sub>DISP</sub> -0.8 |                    | V    |
| High Layel Output Valtage | $V_{OH2}$         | SEG38-56    | $V_{DISP} = 9.5 V$       | $I_{OH2} = -10 \text{ mA}$ | $V_{DISP}$ -0.8        |                    | ٧    |
| High Level Output Voltage | V <sub>OH3</sub>  | GRID1-3     |                          | $I_{OH3} = -5 \text{ mA}$  | V <sub>DISP</sub> -0.8 |                    | V    |
|                           | V <sub>OH4</sub>  | *2)         | $V_{DD} = 4.5 V$         | $I_{OH4} = -200 \mu A$     | V <sub>DD</sub> -0.8   |                    | V    |
|                           | V <sub>OL1</sub>  | SEG1-37     |                          | $I_{OL1} = 500 \mu A$      | ı                      | 2.0                | ٧    |
| Love Love Cutout Valtage  | $V_{OL2}$         | SEG38-56    | $V_{DISP} = 9.5 V$       | $I_{OL2} = 500 \mu A$      | _                      | 2.0                | ٧    |
| Low Level Output Voltage  | V <sub>OL3</sub>  | GRID1-3     |                          | I <sub>OL3</sub> = 10 mA   | _                      | 2.0                | V    |
|                           | $V_{OL4}$         | *2)         | $V_{DD} = 4.5 \text{ V}$ | I <sub>OL4</sub> = 200 μA  | 1                      | 0.8                | V    |
| Supply Current            | I <sub>DISP</sub> | $V_{DISP}$  | R=10 kΩ ±5               | %,C=27 pF ±5%,             |                        | 100                | μΑ   |
| Supply Current            | I <sub>DD</sub>   | $V_{DD}$    | n                        | o load                     | _                      | 5.0                | mA   |

<sup>\*1)</sup> CS, CLOCK, DATA IN, DIM IN, SYNC IN1, SYNC IN2,  $M/\overline{S}$ ,  $DUP/\overline{TRI}$ 

### **AC Characteristics**

Ta = -40 to +105°C,  $V_{DISP} = 8.0$  to 18.0 V,  $V_{DD} = 4.5$  to 5.5 V

| Parameter                   | Symbol             |                          | Condition                     | Min. | Max. | Unit |
|-----------------------------|--------------------|--------------------------|-------------------------------|------|------|------|
| Clock Frequency             | f <sub>C</sub>     |                          | _                             | 2.0  | MHz  |      |
| Clock Pulse Width           | t <sub>CW</sub>    |                          | _                             | 200  | _    | ns   |
| Data Setup Time             | t <sub>DS</sub>    |                          | _                             | 200  | _    | ns   |
| Data Hold Time              | t <sub>DH</sub>    |                          | _                             | 200  | _    | ns   |
| CS Off Time                 | t <sub>CSL</sub>   |                          | _                             | 20   | _    | μS   |
| CS Setup Time<br>(CS-Clock) | t <sub>css</sub>   |                          | 200                           | _    | ns   |      |
| CS Hold Time<br>(Clock-CS)  | t <sub>CSH</sub>   |                          | _                             | 200  | _    | ns   |
| CS Wait Time                | t <sub>RSOFF</sub> |                          | _                             | 400  | _    | μS   |
| Output Clay Data Time       | t <sub>R</sub>     | C 100 pF                 | $t_R = 20\% \text{ to } 80\%$ | _    | 2.0  | μS   |
| Output Slew Rate Time       | t <sub>F</sub>     | $C_{L} = 100 \text{ pF}$ | $t_F = 80\% \text{ to } 20\%$ | _    | 2.0  | μS   |
| V <sub>DD</sub> Rise Time   | t <sub>PRZ</sub>   | Mo                       | _                             | 100  | μS   |      |
| V <sub>DD</sub> Off Time    | t <sub>POF</sub>   | Mounted                  | 5.0                           | _    | ms   |      |

<sup>\*2)</sup> DIM OUT, SYNC OUT1, SYNC OUT2

# TIIMING DIAGRAM

### • Data Input Timing



# • Reset Timing



# • Driver Output Timing



# • Output Timing (Duplex Operation) \*1 bit time = $4/f_{OSC}$

Solid line: Indicates that the anode dimming data is 1016/1024 in the master mode. Chain line: Indicates that the anode dimming data is 64/1024 in the master mode.



# • Output Timing (Triplex Operation) \*1 bit time = $4/f_{OSC}$

Solid line: Indicates that the anode dimming data is 1016/1024 in the master mode.



### **FUNCTIONAL DESCRIPTION**

### **Power-on Reset**

When power is turned on, the ML9213 is initialized by the internal power-on reset circuit.

The status of the internal circuit after initialization is as follows:

- The contents of the shift registers and latches are set to "0".
- The anode dimming duty cycle is set to "0".
- All segment outputs (SEG1 to 56) are set to Low level.
- The GRID1 output is set to Low level.
- The GRID2 and GRID3 outputs are set to High level.

### **Data Transfer Method**

Data can be transferred between the rising edge and the next falling edge of chip select input.

The mode data, segment data and anode dimming data are written by a serial transfer method. The serial data is input to the shift register at the rising edge of a shift clock pulse.

The mode data (M0 to M2) must be transferred after the segment data and anode dimming data succeedingly.

When the chip select input falls, an internal LOAD signal is automatically generated and data is loaded to the latches.

Set the shift clock to a High level except during data transfer.



### **Function Mode**

Function mode is selected by the mode data (M0 to M2). The relation between function mode and mode data is as follows:

| FUNCTION MODE | ODERATING MODE                 |    | MODE DATA |    |  |  |  |
|---------------|--------------------------------|----|-----------|----|--|--|--|
| FUNCTION MODE | OPERATING MODE                 | MO | M1        | M2 |  |  |  |
| 0             | Segment Data for GRID1-3 Input | 0  | 0         | 0  |  |  |  |
| 1             | Segment Data for GRID1 Input   | 1  | 0         | 0  |  |  |  |
| 2             | Segment Data for GRID2 Input   | 0  | 1         | 0  |  |  |  |
| 3             | Segment Data for GRID3 Input   | 1  | 1         | 0  |  |  |  |
| 4             | Digital Dimming Data Input     | 0  | 0         | 1  |  |  |  |

### **Segment Data Input [Function Mode: 0 to 3]**

- ML9213 receives the segment data when function mode 0 to 3 are selected.
- The same segment data is transferred to the 3 segment data latches corresponding to  $\overline{GRID1}$  to  $\overline{3}$  at the same time when the function mode 0 is selected.
- The segment data is transferred to only one segment data latch corresponding to the specified GRID when the function mode is 1, 2 or 3 is selected.
- Segment output (SEG1 to 56) becomes High level (lighting) when the segment data (S1 to S56) is set to "1".

### [Data Format]

Input Data : 59 bits Segment Data: 56 bits Mode Data : 3 bits

| Bit        | 1  | 2  | 3  | 4   |               | 53      | 54  | 55  | 56  | 57         | 58                   | 59   |
|------------|----|----|----|-----|---------------|---------|-----|-----|-----|------------|----------------------|------|
| Input Data | S1 | S2 | S3 | S4  |               | S53     | S54 | S55 | S56 | MO         | M1                   | M2   |
|            | •  |    |    | Seg | ment Data (56 | bits) — |     |     | -   | <b>←</b> M | lode Dat<br>(3 bits) | ta─► |

### [Bit correspondence between segment output and segment data]

| Segment output | 1   | 2   | 3   | 4   | 5   | 6   | 7   | 8   | 9   | 10  | 11  | 12  | 13  | 14  | 15  | 16  |
|----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Segment data   | S1  | S2  | S3  | S4  | S5  | S6  | S7  | S8  | S9  | S10 | S11 | S12 | S13 | S14 | S15 | S16 |
| Segment output | 17  | 18  | 19  | 20  | 21  | 22  | 23  | 24  | 25  | 26  | 27  | 28  | 29  | 30  | 31  | 32  |
| Segment data   | S17 | S18 | S19 | S20 | S21 | S22 | S23 | S24 | S25 | S26 | S27 | S28 | S29 | S30 | S31 | S32 |
| Segment output | 33  | 34  | 35  | 36  | 37  | 38  | 39  | 40  | 41  | 42  | 43  | 44  | 45  | 46  | 47  | 48  |
| Segment data   | S33 | S34 | S35 | S36 | S37 | S38 | S39 | S40 | S41 | S42 | S43 | S44 | S45 | S46 | S47 | S48 |
| Segment output | 49  | 50  | 51  | 52  | 53  | 54  | 55  | 56  |     |     |     |     |     |     |     |     |
| Segment data   | S49 | S50 | S51 | S52 | S53 | S54 | S55 | S56 |     |     |     |     |     |     |     |     |

### **Anode Dimming Data Input [Function Mode: 4]**

- ML9213 receives the anode dimming data when function mode 4 is selected.
- The output duty changes in the range of 0/1024 (0%) to 1016/1024 (99.2%) for each grid.
- The 10-bit anode dimming data is input from LSB.

### [Data Format]

Input Data : 13 bits Anode Dimming Data : 10 bits Mode Data : 3 bits



### **Master Mode**

Master Mode is selected when  $M/\overline{S}$  pin is set at High level. The master mode operation is as follows:

- ullet Input to DIM IN, SYNC IN1 and SYNC IN2 is ignored, and these pins should be connected to L-GND or  $V_{DD}$ .
- The pulse width of SEG1 to SEG56 is controlled by the internal digital dimming circuit.
- The segment data corresponding to  $\overline{GRID1}$  to  $\overline{3}$  is selected by the internal timing generator.

### **Slave Mode**

Slave Mode is selected when  $M/\overline{S}$  pin is set at Low level. The slave mode operation is as follows:

- Output from internal anode dimming circuit is ignored. Connect the DIM IN, SYNC IN1 and SYNC IN2 pins to the master side DIM OUT, SYNC OUT1 and SYNC OUT2 pins respectively.
- The pulse width of SEG1 to 56 is controlled by the pulse width of DIM IN signal.
- $\bullet$  The segment data corresponding to  $\overline{GRID1}$  to  $\overline{3}$  is selected by combinations of the SYNC IN1 and SYNC IN2 signals.
- $\bullet$  The output levels of  $\overline{GRID1}$  to  $\overline{3}$  are set at High level. The output levels of DIM OUT, SYNC OUT1 and SYNC OUT2 are set at Low level.

[Correspondence between SYNC IN1, 2 and  $\overline{\mathsf{GRID1}}$  to  $\overline{\mathsf{3}}$ ]

[Correspondence between DIM IN and SEG1 to 56]

| • | SYNC IN 1 | SYNC IN 2 | Segment Latch | GRID  |
|---|-----------|-----------|---------------|-------|
|   | 0         | 0         | No            | No    |
|   | 1         | 0         | Latch1        | GRID1 |
|   | 0         | 1         | Latch2        | GRID2 |
|   | 1         | 1         | Latch3        | GRID3 |

| DIM IN | SEG1 to 56 |
|--------|------------|
| 0      | Low        |
| 1      | High       |
|        |            |

Note: Low: Lights OFF High: Lights ON

# APPLICATION CIRCUITS

# 1. Circuit for the duplex VFD tube (2-Grid $\times$ 112-Anode)



# 2. Circuit for the triplex VFD tube (3-Grid × 112-Anode)



# NOTES ON TURNING POWER ON/OFF

- Connect L-GND and D-GND externally to be an equal potential voltage.
- To avoid wrong operations, turn on the driver power supply after turning on the logic power supply. Conversely, turn off the logic power supply after turning off the driver power supply.



### PACKAGE DIMENSIONS

(Unit: mm)



Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

(Unit: mm)



Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

### NOTICE

- 1. The information contained herein can change without notice owing to product and/or technical improvements. Before using the product, please make sure that the information being referred to is up-to-date.
- 2. The outline of action and examples for application circuits described herein have been chosen as an explanation for the standard action and performance of the product. When planning to use the product, please ensure that the external conditions are reflected in the actual circuit, assembly, and program designs.
- 3. When designing your product, please use our product below the specified maximum ratings and within the specified operating ranges including, but not limited to, operating voltage, power dissipation, and operating temperature.
- 4. Oki assumes no responsibility or liability whatsoever for any failure or unusual or unexpected operation resulting from misuse, neglect, improper installation, repair, alteration or accident, improper handling, or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified operating range.
- 5. Neither indemnity against nor license of a third party's industrial and intellectual property right, etc. is granted by us in connection with the use of the product and/or the information and drawings contained herein. No responsibility is assumed by us for any infringement of a third party's right which may result from the use thereof.
- 6. The products listed in this document are intended for use in general electronics equipment for commercial applications (e.g., office automation, communication equipment, measurement equipment, consumer electronics, etc.). These products are not authorized for use in any system or application that requires special or enhanced quality and reliability characteristics nor in any system or application where the failure of such system or application may result in the loss or damage of property, or death or injury to humans. Such applications include, but are not limited to, traffic and automotive equipment, safety devices, aerospace equipment, nuclear power control, medical equipment, and life-support systems.
- 7. Certain products in this document may need government approval before they can be exported to particular countries. The purchaser assumes the responsibility of determining the legality of export of these products and will take appropriate and necessary steps at their own expense for these.
- 8. No part of the contents contained herein may be reprinted or reproduced without our prior permission.

Copyright 2001 Oki Electric Industry Co., Ltd.